clock-tables.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * Copyright (c) 2010-2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. /* Tegra114 clock PLL tables */
  17. #ifndef _TEGRA114_CLOCK_TABLES_H_
  18. #define _TEGRA114_CLOCK_TABLES_H_
  19. /* The PLLs supported by the hardware */
  20. enum clock_id {
  21. CLOCK_ID_FIRST,
  22. CLOCK_ID_CGENERAL = CLOCK_ID_FIRST,
  23. CLOCK_ID_MEMORY,
  24. CLOCK_ID_PERIPH,
  25. CLOCK_ID_AUDIO,
  26. CLOCK_ID_USB,
  27. CLOCK_ID_DISPLAY,
  28. /* now the simple ones */
  29. CLOCK_ID_FIRST_SIMPLE,
  30. CLOCK_ID_XCPU = CLOCK_ID_FIRST_SIMPLE,
  31. CLOCK_ID_EPCI,
  32. CLOCK_ID_SFROM32KHZ,
  33. /* These are the base clocks (inputs to the Tegra SOC) */
  34. CLOCK_ID_32KHZ,
  35. CLOCK_ID_OSC,
  36. CLOCK_ID_COUNT, /* number of PLLs */
  37. CLOCK_ID_DISPLAY2, /* placeholder */
  38. CLOCK_ID_NONE = -1,
  39. };
  40. /* The clocks supported by the hardware */
  41. enum periph_id {
  42. PERIPH_ID_FIRST,
  43. /* Low word: 31:0 (DEVICES_L) */
  44. PERIPH_ID_CPU = PERIPH_ID_FIRST,
  45. PERIPH_ID_COP,
  46. PERIPH_ID_TRIGSYS,
  47. PERIPH_ID_RESERVED3,
  48. PERIPH_ID_RTC,
  49. PERIPH_ID_TMR,
  50. PERIPH_ID_UART1,
  51. PERIPH_ID_UART2,
  52. /* 8 */
  53. PERIPH_ID_GPIO,
  54. PERIPH_ID_SDMMC2,
  55. PERIPH_ID_SPDIF,
  56. PERIPH_ID_I2S1,
  57. PERIPH_ID_I2C1,
  58. PERIPH_ID_NDFLASH,
  59. PERIPH_ID_SDMMC1,
  60. PERIPH_ID_SDMMC4,
  61. /* 16 */
  62. PERIPH_ID_RESERVED16,
  63. PERIPH_ID_PWM,
  64. PERIPH_ID_I2S2,
  65. PERIPH_ID_EPP,
  66. PERIPH_ID_VI,
  67. PERIPH_ID_2D,
  68. PERIPH_ID_USBD,
  69. PERIPH_ID_ISP,
  70. /* 24 */
  71. PERIPH_ID_3D,
  72. PERIPH_ID_RESERVED24,
  73. PERIPH_ID_DISP2,
  74. PERIPH_ID_DISP1,
  75. PERIPH_ID_HOST1X,
  76. PERIPH_ID_VCP,
  77. PERIPH_ID_I2S0,
  78. PERIPH_ID_CACHE2,
  79. /* Middle word: 63:32 (DEVICES_H) */
  80. PERIPH_ID_MEM,
  81. PERIPH_ID_AHBDMA,
  82. PERIPH_ID_APBDMA,
  83. PERIPH_ID_RESERVED35,
  84. PERIPH_ID_KBC,
  85. PERIPH_ID_STAT_MON,
  86. PERIPH_ID_PMC,
  87. PERIPH_ID_FUSE,
  88. /* 40 */
  89. PERIPH_ID_KFUSE,
  90. PERIPH_ID_SBC1,
  91. PERIPH_ID_SNOR,
  92. PERIPH_ID_RESERVED43,
  93. PERIPH_ID_SBC2,
  94. PERIPH_ID_RESERVED45,
  95. PERIPH_ID_SBC3,
  96. PERIPH_ID_I2C5,
  97. /* 48 */
  98. PERIPH_ID_DSI,
  99. PERIPH_ID_TVO,
  100. PERIPH_ID_MIPI,
  101. PERIPH_ID_HDMI,
  102. PERIPH_ID_CSI,
  103. PERIPH_ID_TVDAC,
  104. PERIPH_ID_I2C2,
  105. PERIPH_ID_UART3,
  106. /* 56 */
  107. PERIPH_ID_RESERVED56,
  108. PERIPH_ID_EMC,
  109. PERIPH_ID_USB2,
  110. PERIPH_ID_USB3,
  111. PERIPH_ID_MPE,
  112. PERIPH_ID_VDE,
  113. PERIPH_ID_BSEA,
  114. PERIPH_ID_BSEV,
  115. /* Upper word 95:64 (DEVICES_U) */
  116. PERIPH_ID_SPEEDO,
  117. PERIPH_ID_UART4,
  118. PERIPH_ID_UART5,
  119. PERIPH_ID_I2C3,
  120. PERIPH_ID_SBC4,
  121. PERIPH_ID_SDMMC3,
  122. PERIPH_ID_PCIE,
  123. PERIPH_ID_OWR,
  124. /* 72 */
  125. PERIPH_ID_AFI,
  126. PERIPH_ID_CORESIGHT,
  127. PERIPH_ID_PCIEXCLK,
  128. PERIPH_ID_AVPUCQ,
  129. PERIPH_ID_RESERVED76,
  130. PERIPH_ID_RESERVED77,
  131. PERIPH_ID_RESERVED78,
  132. PERIPH_ID_DTV,
  133. /* 80 */
  134. PERIPH_ID_NANDSPEED,
  135. PERIPH_ID_I2CSLOW,
  136. PERIPH_ID_DSIB,
  137. PERIPH_ID_RESERVED83,
  138. PERIPH_ID_IRAMA,
  139. PERIPH_ID_IRAMB,
  140. PERIPH_ID_IRAMC,
  141. PERIPH_ID_IRAMD,
  142. /* 88 */
  143. PERIPH_ID_CRAM2,
  144. PERIPH_ID_RESERVED89,
  145. PERIPH_ID_MDOUBLER,
  146. PERIPH_ID_RESERVED91,
  147. PERIPH_ID_SUSOUT,
  148. PERIPH_ID_RESERVED93,
  149. PERIPH_ID_RESERVED94,
  150. PERIPH_ID_RESERVED95,
  151. PERIPH_ID_VW_FIRST,
  152. /* V word: 31:0 */
  153. PERIPH_ID_CPUG = PERIPH_ID_VW_FIRST,
  154. PERIPH_ID_CPULP,
  155. PERIPH_ID_3D2,
  156. PERIPH_ID_MSELECT,
  157. PERIPH_ID_TSENSOR,
  158. PERIPH_ID_I2S3,
  159. PERIPH_ID_I2S4,
  160. PERIPH_ID_I2C4,
  161. /* 104 */
  162. PERIPH_ID_SBC5,
  163. PERIPH_ID_SBC6,
  164. PERIPH_ID_AUDIO,
  165. PERIPH_ID_APBIF,
  166. PERIPH_ID_DAM0,
  167. PERIPH_ID_DAM1,
  168. PERIPH_ID_DAM2,
  169. PERIPH_ID_HDA2CODEC2X,
  170. /* 112 */
  171. PERIPH_ID_ATOMICS,
  172. PERIPH_ID_EX_RESERVED17,
  173. PERIPH_ID_EX_RESERVED18,
  174. PERIPH_ID_EX_RESERVED19,
  175. PERIPH_ID_EX_RESERVED20,
  176. PERIPH_ID_EX_RESERVED21,
  177. PERIPH_ID_EX_RESERVED22,
  178. PERIPH_ID_ACTMON,
  179. /* 120 */
  180. PERIPH_ID_EX_RESERVED24,
  181. PERIPH_ID_EX_RESERVED25,
  182. PERIPH_ID_EX_RESERVED26,
  183. PERIPH_ID_EX_RESERVED27,
  184. PERIPH_ID_SATA,
  185. PERIPH_ID_HDA,
  186. PERIPH_ID_EX_RESERVED30,
  187. PERIPH_ID_EX_RESERVED31,
  188. /* W word: 31:0 */
  189. PERIPH_ID_HDA2HDMICODEC,
  190. PERIPH_ID_RESERVED1_SATACOLD,
  191. PERIPH_ID_RESERVED2_PCIERX0,
  192. PERIPH_ID_RESERVED3_PCIERX1,
  193. PERIPH_ID_RESERVED4_PCIERX2,
  194. PERIPH_ID_RESERVED5_PCIERX3,
  195. PERIPH_ID_RESERVED6_PCIERX4,
  196. PERIPH_ID_RESERVED7_PCIERX5,
  197. /* 136 */
  198. PERIPH_ID_CEC,
  199. PERIPH_ID_PCIE2_IOBIST,
  200. PERIPH_ID_EMC_IOBIST,
  201. PERIPH_ID_HDMI_IOBIST,
  202. PERIPH_ID_SATA_IOBIST,
  203. PERIPH_ID_MIPI_IOBIST,
  204. PERIPH_ID_EMC1_IOBIST,
  205. PERIPH_ID_XUSB,
  206. /* 144 */
  207. PERIPH_ID_CILAB,
  208. PERIPH_ID_CILCD,
  209. PERIPH_ID_CILE,
  210. PERIPH_ID_DSIA_LP,
  211. PERIPH_ID_DSIB_LP,
  212. PERIPH_ID_RESERVED21_ENTROPY,
  213. PERIPH_ID_RESERVED22_W,
  214. PERIPH_ID_RESERVED23_W,
  215. /* 152 */
  216. PERIPH_ID_RESERVED24_W,
  217. PERIPH_ID_AMX0,
  218. PERIPH_ID_ADX0,
  219. PERIPH_ID_DVFS,
  220. PERIPH_ID_XUSB_SS,
  221. PERIPH_ID_EMC_DLL,
  222. PERIPH_ID_MC1,
  223. PERIPH_ID_EMC1,
  224. PERIPH_ID_COUNT,
  225. PERIPH_ID_NONE = -1,
  226. };
  227. enum pll_out_id {
  228. PLL_OUT1,
  229. PLL_OUT2,
  230. PLL_OUT3,
  231. PLL_OUT4
  232. };
  233. /*
  234. * Clock peripheral IDs which sadly don't match up with PERIPH_ID. we want
  235. * callers to use the PERIPH_ID for all access to peripheral clocks to avoid
  236. * confusion bewteen PERIPH_ID_... and PERIPHC_...
  237. *
  238. * We don't call this CLOCK_PERIPH_ID or PERIPH_CLOCK_ID as it would just be
  239. * confusing.
  240. */
  241. enum periphc_internal_id {
  242. /* 0x00 */
  243. PERIPHC_I2S1,
  244. PERIPHC_I2S2,
  245. PERIPHC_SPDIF_OUT,
  246. PERIPHC_SPDIF_IN,
  247. PERIPHC_PWM,
  248. PERIPHC_05h,
  249. PERIPHC_SBC2,
  250. PERIPHC_SBC3,
  251. /* 0x08 */
  252. PERIPHC_08h,
  253. PERIPHC_I2C1,
  254. PERIPHC_I2C5,
  255. PERIPHC_0bh,
  256. PERIPHC_0ch,
  257. PERIPHC_SBC1,
  258. PERIPHC_DISP1,
  259. PERIPHC_DISP2,
  260. /* 0x10 */
  261. PERIPHC_CVE,
  262. PERIPHC_11h,
  263. PERIPHC_VI,
  264. PERIPHC_13h,
  265. PERIPHC_SDMMC1,
  266. PERIPHC_SDMMC2,
  267. PERIPHC_G3D,
  268. PERIPHC_G2D,
  269. /* 0x18 */
  270. PERIPHC_NDFLASH,
  271. PERIPHC_SDMMC4,
  272. PERIPHC_VFIR,
  273. PERIPHC_EPP,
  274. PERIPHC_MPE,
  275. PERIPHC_MIPI,
  276. PERIPHC_UART1,
  277. PERIPHC_UART2,
  278. /* 0x20 */
  279. PERIPHC_HOST1X,
  280. PERIPHC_21h,
  281. PERIPHC_TVO,
  282. PERIPHC_HDMI,
  283. PERIPHC_24h,
  284. PERIPHC_TVDAC,
  285. PERIPHC_I2C2,
  286. PERIPHC_EMC,
  287. /* 0x28 */
  288. PERIPHC_UART3,
  289. PERIPHC_29h,
  290. PERIPHC_VI_SENSOR,
  291. PERIPHC_2bh,
  292. PERIPHC_2ch,
  293. PERIPHC_SBC4,
  294. PERIPHC_I2C3,
  295. PERIPHC_SDMMC3,
  296. /* 0x30 */
  297. PERIPHC_UART4,
  298. PERIPHC_UART5,
  299. PERIPHC_VDE,
  300. PERIPHC_OWR,
  301. PERIPHC_NOR,
  302. PERIPHC_CSITE,
  303. PERIPHC_I2S0,
  304. PERIPHC_37h,
  305. PERIPHC_VW_FIRST,
  306. /* 0x38 */
  307. PERIPHC_G3D2 = PERIPHC_VW_FIRST,
  308. PERIPHC_MSELECT,
  309. PERIPHC_TSENSOR,
  310. PERIPHC_I2S3,
  311. PERIPHC_I2S4,
  312. PERIPHC_I2C4,
  313. PERIPHC_SBC5,
  314. PERIPHC_SBC6,
  315. /* 0x40 */
  316. PERIPHC_AUDIO,
  317. PERIPHC_41h,
  318. PERIPHC_DAM0,
  319. PERIPHC_DAM1,
  320. PERIPHC_DAM2,
  321. PERIPHC_HDA2CODEC2X,
  322. PERIPHC_ACTMON,
  323. PERIPHC_EXTPERIPH1,
  324. /* 0x48 */
  325. PERIPHC_EXTPERIPH2,
  326. PERIPHC_EXTPERIPH3,
  327. PERIPHC_NANDSPEED,
  328. PERIPHC_I2CSLOW,
  329. PERIPHC_SYS,
  330. PERIPHC_SPEEDO,
  331. PERIPHC_4eh,
  332. PERIPHC_4fh,
  333. /* 0x50 */
  334. PERIPHC_50h,
  335. PERIPHC_51h,
  336. PERIPHC_52h,
  337. PERIPHC_53h,
  338. PERIPHC_SATAOOB,
  339. PERIPHC_SATA,
  340. PERIPHC_HDA,
  341. PERIPHC_COUNT,
  342. PERIPHC_NONE = -1,
  343. };
  344. /* Converts a clock number to a clock register: 0=L, 1=H, 2=U, 0=V, 1=W */
  345. #define PERIPH_REG(id) \
  346. (id < PERIPH_ID_VW_FIRST) ? \
  347. ((id) >> 5) : ((id - PERIPH_ID_VW_FIRST) >> 5)
  348. /* Mask value for a clock (within PERIPH_REG(id)) */
  349. #define PERIPH_MASK(id) (1 << ((id) & 0x1f))
  350. /* return 1 if a PLL ID is in range */
  351. #define clock_id_is_pll(id) ((id) >= CLOCK_ID_FIRST && (id) < CLOCK_ID_COUNT)
  352. /* return 1 if a peripheral ID is in range */
  353. #define clock_periph_id_isvalid(id) ((id) >= PERIPH_ID_FIRST && \
  354. (id) < PERIPH_ID_COUNT)
  355. #endif /* _TEGRA114_CLOCK_TABLES_H_ */