omap_usb_phy.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * OMAP USB PHY Support
  3. *
  4. * (C) Copyright 2013
  5. * Texas Instruments, <www.ti.com>
  6. *
  7. * Author: Dan Murphy <dmurphy@ti.com>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <usb.h>
  13. #include <asm-generic/errno.h>
  14. #include <asm/omap_common.h>
  15. #include <asm/arch/cpu.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <linux/compat.h>
  18. #include <linux/usb/dwc3.h>
  19. #include <linux/usb/xhci-omap.h>
  20. #include "../host/xhci.h"
  21. #ifdef CONFIG_OMAP_USB3PHY1_HOST
  22. struct usb_dpll_params {
  23. u16 m;
  24. u8 n;
  25. u8 freq:3;
  26. u8 sd;
  27. u32 mf;
  28. };
  29. #define NUM_USB_CLKS 6
  30. static struct usb_dpll_params omap_usb3_dpll_params[NUM_USB_CLKS] = {
  31. {1250, 5, 4, 20, 0}, /* 12 MHz */
  32. {3125, 20, 4, 20, 0}, /* 16.8 MHz */
  33. {1172, 8, 4, 20, 65537}, /* 19.2 MHz */
  34. {1250, 12, 4, 20, 0}, /* 26 MHz */
  35. {3125, 47, 4, 20, 92843}, /* 38.4 MHz */
  36. {1000, 7, 4, 10, 0}, /* 20 MHz */
  37. };
  38. static void omap_usb_dpll_relock(struct omap_usb3_phy *phy_regs)
  39. {
  40. u32 val;
  41. writel(SET_PLL_GO, &phy_regs->pll_go);
  42. do {
  43. val = readl(&phy_regs->pll_status);
  44. if (val & PLL_LOCK)
  45. break;
  46. } while (1);
  47. }
  48. static void omap_usb_dpll_lock(struct omap_usb3_phy *phy_regs)
  49. {
  50. u32 clk_index = get_sys_clk_index();
  51. u32 val;
  52. val = readl(&phy_regs->pll_config_1);
  53. val &= ~PLL_REGN_MASK;
  54. val |= omap_usb3_dpll_params[clk_index].n << PLL_REGN_SHIFT;
  55. writel(val, &phy_regs->pll_config_1);
  56. val = readl(&phy_regs->pll_config_2);
  57. val &= ~PLL_SELFREQDCO_MASK;
  58. val |= omap_usb3_dpll_params[clk_index].freq << PLL_SELFREQDCO_SHIFT;
  59. writel(val, &phy_regs->pll_config_2);
  60. val = readl(&phy_regs->pll_config_1);
  61. val &= ~PLL_REGM_MASK;
  62. val |= omap_usb3_dpll_params[clk_index].m << PLL_REGM_SHIFT;
  63. writel(val, &phy_regs->pll_config_1);
  64. val = readl(&phy_regs->pll_config_4);
  65. val &= ~PLL_REGM_F_MASK;
  66. val |= omap_usb3_dpll_params[clk_index].mf << PLL_REGM_F_SHIFT;
  67. writel(val, &phy_regs->pll_config_4);
  68. val = readl(&phy_regs->pll_config_3);
  69. val &= ~PLL_SD_MASK;
  70. val |= omap_usb3_dpll_params[clk_index].sd << PLL_SD_SHIFT;
  71. writel(val, &phy_regs->pll_config_3);
  72. omap_usb_dpll_relock(phy_regs);
  73. }
  74. static void usb3_phy_partial_powerup(struct omap_usb3_phy *phy_regs)
  75. {
  76. u32 rate = get_sys_clk_freq()/1000000;
  77. u32 val;
  78. val = readl((*ctrl)->control_phy_power_usb);
  79. val &= ~(USB3_PWRCTL_CLK_CMD_MASK | USB3_PWRCTL_CLK_FREQ_MASK);
  80. val |= (USB3_PHY_PARTIAL_RX_POWERON | USB3_PHY_TX_RX_POWERON);
  81. val |= rate << USB3_PWRCTL_CLK_FREQ_SHIFT;
  82. writel(val, (*ctrl)->control_phy_power_usb);
  83. }
  84. void usb_phy_power(int on)
  85. {
  86. u32 val;
  87. val = readl((*ctrl)->control_phy_power_usb);
  88. if (on) {
  89. val &= ~USB3_PWRCTL_CLK_CMD_MASK;
  90. val |= USB3_PHY_TX_RX_POWERON;
  91. } else {
  92. val &= (~USB3_PWRCTL_CLK_CMD_MASK & ~USB3_PHY_TX_RX_POWERON);
  93. }
  94. writel(val, (*ctrl)->control_phy_power_usb);
  95. }
  96. void omap_usb3_phy_init(struct omap_usb3_phy *phy_regs)
  97. {
  98. omap_usb_dpll_lock(phy_regs);
  99. usb3_phy_partial_powerup(phy_regs);
  100. /*
  101. * Give enough time for the PHY to partially power-up before
  102. * powering it up completely. delay value suggested by the HW
  103. * team.
  104. */
  105. mdelay(100);
  106. }
  107. static void omap_enable_usb3_phy(struct omap_xhci *omap)
  108. {
  109. u32 val;
  110. /* Setting OCP2SCP1 register */
  111. setbits_le32((*prcm)->cm_l3init_ocp2scp1_clkctrl,
  112. OCP2SCP1_CLKCTRL_MODULEMODE_HW);
  113. /* Turn on 32K AON clk */
  114. setbits_le32((*prcm)->cm_coreaon_usb_phy_core_clkctrl,
  115. USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K);
  116. /* Setting CM_L3INIT_CLKSTCTRL to 0x0 i.e NO sleep */
  117. writel(0x0, (*prcm)->cm_l3init_clkstctrl);
  118. val = (USBOTGSS_DMADISABLE |
  119. USBOTGSS_STANDBYMODE_SMRT_WKUP |
  120. USBOTGSS_IDLEMODE_NOIDLE);
  121. writel(val, &omap->otg_wrapper->sysconfig);
  122. /* Clear the utmi OTG status */
  123. val = readl(&omap->otg_wrapper->utmi_otg_status);
  124. writel(val, &omap->otg_wrapper->utmi_otg_status);
  125. /* Enable interrupts */
  126. writel(USBOTGSS_COREIRQ_EN, &omap->otg_wrapper->irqenable_set_0);
  127. val = (USBOTGSS_IRQ_SET_1_IDPULLUP_FALL_EN |
  128. USBOTGSS_IRQ_SET_1_DISCHRGVBUS_FALL_EN |
  129. USBOTGSS_IRQ_SET_1_CHRGVBUS_FALL_EN |
  130. USBOTGSS_IRQ_SET_1_DRVVBUS_FALL_EN |
  131. USBOTGSS_IRQ_SET_1_IDPULLUP_RISE_EN |
  132. USBOTGSS_IRQ_SET_1_DISCHRGVBUS_RISE_EN |
  133. USBOTGSS_IRQ_SET_1_CHRGVBUS_RISE_EN |
  134. USBOTGSS_IRQ_SET_1_DRVVBUS_RISE_EN |
  135. USBOTGSS_IRQ_SET_1_OEVT_EN);
  136. writel(val, &omap->otg_wrapper->irqenable_set_1);
  137. /* Clear the IRQ status */
  138. val = readl(&omap->otg_wrapper->irqstatus_1);
  139. writel(val, &omap->otg_wrapper->irqstatus_1);
  140. val = readl(&omap->otg_wrapper->irqstatus_0);
  141. writel(val, &omap->otg_wrapper->irqstatus_0);
  142. /* Enable the USB OTG Super speed clocks */
  143. val = (OPTFCLKEN_REFCLK960M | OTG_SS_CLKCTRL_MODULEMODE_HW);
  144. setbits_le32((*prcm)->cm_l3init_usb_otg_ss_clkctrl, val);
  145. };
  146. #endif /* CONFIG_OMAP_USB3PHY1_HOST */
  147. #ifdef CONFIG_OMAP_USB2PHY2_HOST
  148. static void omap_enable_usb2_phy2(struct omap_xhci *omap)
  149. {
  150. u32 reg, val;
  151. val = (~USB2PHY_AUTORESUME_EN & USB2PHY_DISCHGDET);
  152. writel(val, (*ctrl)->control_srcomp_north_side);
  153. setbits_le32((*prcm)->cm_coreaon_usb_phy2_core_clkctrl,
  154. USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K);
  155. setbits_le32((*prcm)->cm_l3init_hsusbhost_clkctrl,
  156. (USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K |
  157. OTG_SS_CLKCTRL_MODULEMODE_HW));
  158. /* This is an undocumented Reserved register */
  159. reg = 0x4a0086c0;
  160. val = readl(reg);
  161. val |= 0x100;
  162. setbits_le32(reg, val);
  163. }
  164. void usb_phy_power(int on)
  165. {
  166. return;
  167. }
  168. #endif /* CONFIG_OMAP_USB2PHY2_HOST */
  169. #ifdef CONFIG_AM437X_USB2PHY2_HOST
  170. static void am437x_enable_usb2_phy2(struct omap_xhci *omap)
  171. {
  172. const u32 usb_otg_ss_clk_val = (USBOTGSSX_CLKCTRL_MODULE_EN |
  173. USBOTGSSX_CLKCTRL_OPTFCLKEN_REFCLK960);
  174. writel(usb_otg_ss_clk_val, PRM_PER_USB_OTG_SS0_CLKCTRL);
  175. writel(usb_otg_ss_clk_val, PRM_PER_USB_OTG_SS1_CLKCTRL);
  176. writel(USBPHYOCPSCP_MODULE_EN, PRM_PER_USBPHYOCP2SCP0_CLKCTRL);
  177. writel(USBPHYOCPSCP_MODULE_EN, PRM_PER_USBPHYOCP2SCP1_CLKCTRL);
  178. }
  179. void usb_phy_power(int on)
  180. {
  181. u32 val;
  182. /* USB1_CTRL */
  183. val = readl(USB1_CTRL);
  184. if (on) {
  185. /*
  186. * these bits are re-used on AM437x to power up/down the USB
  187. * CM and OTG PHYs, if we don't toggle them, USB will not be
  188. * functional on newer silicon revisions
  189. */
  190. val &= ~(USB1_CTRL_CM_PWRDN | USB1_CTRL_OTG_PWRDN);
  191. } else {
  192. val |= USB1_CTRL_CM_PWRDN | USB1_CTRL_OTG_PWRDN;
  193. }
  194. writel(val, USB1_CTRL);
  195. }
  196. #endif /* CONFIG_AM437X_USB2PHY2_HOST */
  197. void omap_reset_usb_phy(struct dwc3 *dwc3_reg)
  198. {
  199. /* Assert USB3 PHY reset */
  200. setbits_le32(&dwc3_reg->g_usb3pipectl[0], DWC3_GUSB3PIPECTL_PHYSOFTRST);
  201. /* Assert USB2 PHY reset */
  202. setbits_le32(&dwc3_reg->g_usb2phycfg, DWC3_GUSB2PHYCFG_PHYSOFTRST);
  203. mdelay(100);
  204. /* Clear USB3 PHY reset */
  205. clrbits_le32(&dwc3_reg->g_usb3pipectl[0], DWC3_GUSB3PIPECTL_PHYSOFTRST);
  206. /* Clear USB2 PHY reset */
  207. clrbits_le32(&dwc3_reg->g_usb2phycfg, DWC3_GUSB2PHYCFG_PHYSOFTRST);
  208. }
  209. void omap_enable_phy(struct omap_xhci *omap)
  210. {
  211. #ifdef CONFIG_OMAP_USB2PHY2_HOST
  212. omap_enable_usb2_phy2(omap);
  213. #endif
  214. #ifdef CONFIG_AM437X_USB2PHY2_HOST
  215. am437x_enable_usb2_phy2(omap);
  216. #endif
  217. #ifdef CONFIG_OMAP_USB3PHY1_HOST
  218. omap_enable_usb3_phy(omap);
  219. omap_usb3_phy_init(omap->usb3_phy);
  220. #endif
  221. }