gmac_rockchip.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * (C) Copyright 2015 Sjoerd Simons <sjoerd.simons@collabora.co.uk>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Rockchip GMAC ethernet IP driver for U-Boot
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <clk.h>
  11. #include <phy.h>
  12. #include <syscon.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/periph.h>
  15. #include <asm/arch/clock.h>
  16. #include <asm/arch/hardware.h>
  17. #include <asm/arch/grf_rk3288.h>
  18. #include <asm/arch/grf_rk3368.h>
  19. #include <asm/arch/grf_rk3399.h>
  20. #include <dm/pinctrl.h>
  21. #include <dt-bindings/clock/rk3288-cru.h>
  22. #include "designware.h"
  23. DECLARE_GLOBAL_DATA_PTR;
  24. /*
  25. * Platform data for the gmac
  26. *
  27. * dw_eth_pdata: Required platform data for designware driver (must be first)
  28. */
  29. struct gmac_rockchip_platdata {
  30. struct dw_eth_pdata dw_eth_pdata;
  31. int tx_delay;
  32. int rx_delay;
  33. };
  34. struct rk_gmac_ops {
  35. int (*fix_mac_speed)(struct dw_eth_dev *priv);
  36. void (*set_to_rgmii)(struct gmac_rockchip_platdata *pdata);
  37. };
  38. static int gmac_rockchip_ofdata_to_platdata(struct udevice *dev)
  39. {
  40. struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
  41. /* Check the new naming-style first... */
  42. pdata->tx_delay = dev_read_u32_default(dev, "tx_delay", -ENOENT);
  43. pdata->rx_delay = dev_read_u32_default(dev, "rx_delay", -ENOENT);
  44. /* ... and fall back to the old naming style or default, if necessary */
  45. if (pdata->tx_delay == -ENOENT)
  46. pdata->tx_delay = dev_read_u32_default(dev, "tx-delay", 0x30);
  47. if (pdata->rx_delay == -ENOENT)
  48. pdata->rx_delay = dev_read_u32_default(dev, "rx-delay", 0x10);
  49. return designware_eth_ofdata_to_platdata(dev);
  50. }
  51. static int rk3288_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  52. {
  53. struct rk3288_grf *grf;
  54. int clk;
  55. switch (priv->phydev->speed) {
  56. case 10:
  57. clk = RK3288_GMAC_CLK_SEL_2_5M;
  58. break;
  59. case 100:
  60. clk = RK3288_GMAC_CLK_SEL_25M;
  61. break;
  62. case 1000:
  63. clk = RK3288_GMAC_CLK_SEL_125M;
  64. break;
  65. default:
  66. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  67. return -EINVAL;
  68. }
  69. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  70. rk_clrsetreg(&grf->soc_con1, RK3288_GMAC_CLK_SEL_MASK, clk);
  71. return 0;
  72. }
  73. static int rk3368_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  74. {
  75. struct rk3368_grf *grf;
  76. int clk;
  77. enum {
  78. RK3368_GMAC_CLK_SEL_2_5M = 2 << 4,
  79. RK3368_GMAC_CLK_SEL_25M = 3 << 4,
  80. RK3368_GMAC_CLK_SEL_125M = 0 << 4,
  81. RK3368_GMAC_CLK_SEL_MASK = GENMASK(5, 4),
  82. };
  83. switch (priv->phydev->speed) {
  84. case 10:
  85. clk = RK3368_GMAC_CLK_SEL_2_5M;
  86. break;
  87. case 100:
  88. clk = RK3368_GMAC_CLK_SEL_25M;
  89. break;
  90. case 1000:
  91. clk = RK3368_GMAC_CLK_SEL_125M;
  92. break;
  93. default:
  94. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  95. return -EINVAL;
  96. }
  97. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  98. rk_clrsetreg(&grf->soc_con15, RK3368_GMAC_CLK_SEL_MASK, clk);
  99. return 0;
  100. }
  101. static int rk3399_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  102. {
  103. struct rk3399_grf_regs *grf;
  104. int clk;
  105. switch (priv->phydev->speed) {
  106. case 10:
  107. clk = RK3399_GMAC_CLK_SEL_2_5M;
  108. break;
  109. case 100:
  110. clk = RK3399_GMAC_CLK_SEL_25M;
  111. break;
  112. case 1000:
  113. clk = RK3399_GMAC_CLK_SEL_125M;
  114. break;
  115. default:
  116. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  117. return -EINVAL;
  118. }
  119. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  120. rk_clrsetreg(&grf->soc_con5, RK3399_GMAC_CLK_SEL_MASK, clk);
  121. return 0;
  122. }
  123. static void rk3288_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  124. {
  125. struct rk3288_grf *grf;
  126. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  127. rk_clrsetreg(&grf->soc_con1,
  128. RK3288_RMII_MODE_MASK | RK3288_GMAC_PHY_INTF_SEL_MASK,
  129. RK3288_GMAC_PHY_INTF_SEL_RGMII);
  130. rk_clrsetreg(&grf->soc_con3,
  131. RK3288_RXCLK_DLY_ENA_GMAC_MASK |
  132. RK3288_TXCLK_DLY_ENA_GMAC_MASK |
  133. RK3288_CLK_RX_DL_CFG_GMAC_MASK |
  134. RK3288_CLK_TX_DL_CFG_GMAC_MASK,
  135. RK3288_RXCLK_DLY_ENA_GMAC_ENABLE |
  136. RK3288_TXCLK_DLY_ENA_GMAC_ENABLE |
  137. pdata->rx_delay << RK3288_CLK_RX_DL_CFG_GMAC_SHIFT |
  138. pdata->tx_delay << RK3288_CLK_TX_DL_CFG_GMAC_SHIFT);
  139. }
  140. static void rk3368_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  141. {
  142. struct rk3368_grf *grf;
  143. enum {
  144. RK3368_GMAC_PHY_INTF_SEL_RGMII = 1 << 9,
  145. RK3368_GMAC_PHY_INTF_SEL_MASK = GENMASK(11, 9),
  146. RK3368_RMII_MODE_MASK = BIT(6),
  147. RK3368_RMII_MODE = BIT(6),
  148. };
  149. enum {
  150. RK3368_RXCLK_DLY_ENA_GMAC_MASK = BIT(15),
  151. RK3368_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  152. RK3368_RXCLK_DLY_ENA_GMAC_ENABLE = BIT(15),
  153. RK3368_TXCLK_DLY_ENA_GMAC_MASK = BIT(7),
  154. RK3368_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  155. RK3368_TXCLK_DLY_ENA_GMAC_ENABLE = BIT(7),
  156. RK3368_CLK_RX_DL_CFG_GMAC_SHIFT = 8,
  157. RK3368_CLK_RX_DL_CFG_GMAC_MASK = GENMASK(14, 8),
  158. RK3368_CLK_TX_DL_CFG_GMAC_SHIFT = 0,
  159. RK3368_CLK_TX_DL_CFG_GMAC_MASK = GENMASK(6, 0),
  160. };
  161. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  162. rk_clrsetreg(&grf->soc_con15,
  163. RK3368_RMII_MODE_MASK | RK3368_GMAC_PHY_INTF_SEL_MASK,
  164. RK3368_GMAC_PHY_INTF_SEL_RGMII);
  165. rk_clrsetreg(&grf->soc_con16,
  166. RK3368_RXCLK_DLY_ENA_GMAC_MASK |
  167. RK3368_TXCLK_DLY_ENA_GMAC_MASK |
  168. RK3368_CLK_RX_DL_CFG_GMAC_MASK |
  169. RK3368_CLK_TX_DL_CFG_GMAC_MASK,
  170. RK3368_RXCLK_DLY_ENA_GMAC_ENABLE |
  171. RK3368_TXCLK_DLY_ENA_GMAC_ENABLE |
  172. pdata->rx_delay << RK3368_CLK_RX_DL_CFG_GMAC_SHIFT |
  173. pdata->tx_delay << RK3368_CLK_TX_DL_CFG_GMAC_SHIFT);
  174. }
  175. static void rk3399_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  176. {
  177. struct rk3399_grf_regs *grf;
  178. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  179. rk_clrsetreg(&grf->soc_con5,
  180. RK3399_GMAC_PHY_INTF_SEL_MASK,
  181. RK3399_GMAC_PHY_INTF_SEL_RGMII);
  182. rk_clrsetreg(&grf->soc_con6,
  183. RK3399_RXCLK_DLY_ENA_GMAC_MASK |
  184. RK3399_TXCLK_DLY_ENA_GMAC_MASK |
  185. RK3399_CLK_RX_DL_CFG_GMAC_MASK |
  186. RK3399_CLK_TX_DL_CFG_GMAC_MASK,
  187. RK3399_RXCLK_DLY_ENA_GMAC_ENABLE |
  188. RK3399_TXCLK_DLY_ENA_GMAC_ENABLE |
  189. pdata->rx_delay << RK3399_CLK_RX_DL_CFG_GMAC_SHIFT |
  190. pdata->tx_delay << RK3399_CLK_TX_DL_CFG_GMAC_SHIFT);
  191. }
  192. static int gmac_rockchip_probe(struct udevice *dev)
  193. {
  194. struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
  195. struct rk_gmac_ops *ops =
  196. (struct rk_gmac_ops *)dev_get_driver_data(dev);
  197. struct clk clk;
  198. int ret;
  199. ret = clk_get_by_index(dev, 0, &clk);
  200. if (ret)
  201. return ret;
  202. /* Since mac_clk is fed by an external clock we can use 0 here */
  203. ret = clk_set_rate(&clk, 0);
  204. if (ret)
  205. return ret;
  206. /* Set to RGMII mode */
  207. ops->set_to_rgmii(pdata);
  208. return designware_eth_probe(dev);
  209. }
  210. static int gmac_rockchip_eth_start(struct udevice *dev)
  211. {
  212. struct eth_pdata *pdata = dev_get_platdata(dev);
  213. struct dw_eth_dev *priv = dev_get_priv(dev);
  214. struct rk_gmac_ops *ops =
  215. (struct rk_gmac_ops *)dev_get_driver_data(dev);
  216. int ret;
  217. ret = designware_eth_init(priv, pdata->enetaddr);
  218. if (ret)
  219. return ret;
  220. ret = ops->fix_mac_speed(priv);
  221. if (ret)
  222. return ret;
  223. ret = designware_eth_enable(priv);
  224. if (ret)
  225. return ret;
  226. return 0;
  227. }
  228. const struct eth_ops gmac_rockchip_eth_ops = {
  229. .start = gmac_rockchip_eth_start,
  230. .send = designware_eth_send,
  231. .recv = designware_eth_recv,
  232. .free_pkt = designware_eth_free_pkt,
  233. .stop = designware_eth_stop,
  234. .write_hwaddr = designware_eth_write_hwaddr,
  235. };
  236. const struct rk_gmac_ops rk3288_gmac_ops = {
  237. .fix_mac_speed = rk3288_gmac_fix_mac_speed,
  238. .set_to_rgmii = rk3288_gmac_set_to_rgmii,
  239. };
  240. const struct rk_gmac_ops rk3368_gmac_ops = {
  241. .fix_mac_speed = rk3368_gmac_fix_mac_speed,
  242. .set_to_rgmii = rk3368_gmac_set_to_rgmii,
  243. };
  244. const struct rk_gmac_ops rk3399_gmac_ops = {
  245. .fix_mac_speed = rk3399_gmac_fix_mac_speed,
  246. .set_to_rgmii = rk3399_gmac_set_to_rgmii,
  247. };
  248. static const struct udevice_id rockchip_gmac_ids[] = {
  249. { .compatible = "rockchip,rk3288-gmac",
  250. .data = (ulong)&rk3288_gmac_ops },
  251. { .compatible = "rockchip,rk3368-gmac",
  252. .data = (ulong)&rk3368_gmac_ops },
  253. { .compatible = "rockchip,rk3399-gmac",
  254. .data = (ulong)&rk3399_gmac_ops },
  255. { }
  256. };
  257. U_BOOT_DRIVER(eth_gmac_rockchip) = {
  258. .name = "gmac_rockchip",
  259. .id = UCLASS_ETH,
  260. .of_match = rockchip_gmac_ids,
  261. .ofdata_to_platdata = gmac_rockchip_ofdata_to_platdata,
  262. .probe = gmac_rockchip_probe,
  263. .ops = &gmac_rockchip_eth_ops,
  264. .priv_auto_alloc_size = sizeof(struct dw_eth_dev),
  265. .platdata_auto_alloc_size = sizeof(struct gmac_rockchip_platdata),
  266. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  267. };