ddr.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <hwconfig.h>
  9. #include <asm/mmu.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <fsl_ddr_dimm_params.h>
  12. #include <asm/fsl_law.h>
  13. #include "ddr.h"
  14. DECLARE_GLOBAL_DATA_PTR;
  15. int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
  16. unsigned int controller_number,
  17. unsigned int dimm_number)
  18. {
  19. const char dimm_model[] = "RAW timing DDR";
  20. if ((controller_number == 0) && (dimm_number == 0)) {
  21. memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
  22. memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
  23. memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
  24. }
  25. return 0;
  26. }
  27. void fsl_ddr_board_options(memctl_options_t *popts,
  28. dimm_params_t *pdimm,
  29. unsigned int ctrl_num)
  30. {
  31. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  32. ulong ddr_freq;
  33. if (ctrl_num > 1) {
  34. printf("Not supported controller number %d\n", ctrl_num);
  35. return;
  36. }
  37. if (!pdimm->n_ranks)
  38. return;
  39. pbsp = udimms[0];
  40. /* Get clk_adjust, cpo, write_data_delay,2t, according to the board ddr
  41. * freqency and n_banks specified in board_specific_parameters table.
  42. */
  43. ddr_freq = get_ddr_freq(0) / 1000000;
  44. while (pbsp->datarate_mhz_high) {
  45. if (pbsp->n_ranks == pdimm->n_ranks &&
  46. (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
  47. if (ddr_freq <= pbsp->datarate_mhz_high) {
  48. popts->cpo_override = pbsp->cpo;
  49. popts->write_data_delay =
  50. pbsp->write_data_delay;
  51. popts->clk_adjust = pbsp->clk_adjust;
  52. popts->wrlvl_start = pbsp->wrlvl_start;
  53. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  54. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  55. popts->twot_en = pbsp->force_2t;
  56. goto found;
  57. }
  58. pbsp_highest = pbsp;
  59. }
  60. pbsp++;
  61. }
  62. if (pbsp_highest) {
  63. printf("Error: board specific timing not found\n");
  64. printf("for data rate %lu MT/s\n", ddr_freq);
  65. printf("Trying to use the highest speed (%u) parameters\n",
  66. pbsp_highest->datarate_mhz_high);
  67. popts->cpo_override = pbsp_highest->cpo;
  68. popts->write_data_delay = pbsp_highest->write_data_delay;
  69. popts->clk_adjust = pbsp_highest->clk_adjust;
  70. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  71. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  72. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  73. popts->twot_en = pbsp_highest->force_2t;
  74. } else {
  75. panic("DIMM is not supported by this board");
  76. }
  77. found:
  78. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
  79. "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
  80. "wrlvl_ctrl_3 0x%x\n",
  81. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
  82. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
  83. pbsp->wrlvl_ctl_3);
  84. /*
  85. * Factors to consider for half-strength driver enable:
  86. * - number of DIMMs installed
  87. */
  88. popts->half_strength_driver_enable = 0;
  89. /*
  90. * Write leveling override
  91. */
  92. popts->wrlvl_override = 1;
  93. popts->wrlvl_sample = 0xf;
  94. /*
  95. * rtt and rtt_wr override
  96. */
  97. popts->rtt_override = 0;
  98. /* Enable ZQ calibration */
  99. popts->zq_en = 1;
  100. /* DHC_EN =1, ODT = 75 Ohm */
  101. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
  102. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
  103. }
  104. phys_size_t initdram(int board_type)
  105. {
  106. phys_size_t dram_size;
  107. puts("Initializing....using SPD\n");
  108. dram_size = fsl_ddr_sdram();
  109. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  110. dram_size *= 0x100000;
  111. puts(" DDR: ");
  112. return dram_size;
  113. }