mx6-ddr.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499
  1. /*
  2. * Copyright (C) 2013 Boundary Devices Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __ASM_ARCH_MX6_DDR_H__
  7. #define __ASM_ARCH_MX6_DDR_H__
  8. #ifndef CONFIG_SPL_BUILD
  9. #ifdef CONFIG_MX6Q
  10. #include "mx6q-ddr.h"
  11. #else
  12. #if defined(CONFIG_MX6DL) || defined(CONFIG_MX6S)
  13. #include "mx6dl-ddr.h"
  14. #else
  15. #ifdef CONFIG_MX6SX
  16. #include "mx6sx-ddr.h"
  17. #else
  18. #ifdef CONFIG_MX6UL
  19. #include "mx6ul-ddr.h"
  20. #else
  21. #ifdef CONFIG_MX6SL
  22. #include "mx6sl-ddr.h"
  23. #else
  24. #error "Please select cpu"
  25. #endif /* CONFIG_MX6SL */
  26. #endif /* CONFIG_MX6UL */
  27. #endif /* CONFIG_MX6SX */
  28. #endif /* CONFIG_MX6DL or CONFIG_MX6S */
  29. #endif /* CONFIG_MX6Q */
  30. #else
  31. /* MMDC P0/P1 Registers */
  32. struct mmdc_p_regs {
  33. u32 mdctl;
  34. u32 mdpdc;
  35. u32 mdotc;
  36. u32 mdcfg0;
  37. u32 mdcfg1;
  38. u32 mdcfg2;
  39. u32 mdmisc;
  40. u32 mdscr;
  41. u32 mdref;
  42. u32 res1[2];
  43. u32 mdrwd;
  44. u32 mdor;
  45. u32 mdmrr;
  46. u32 mdcfg3lp;
  47. u32 mdmr4;
  48. u32 mdasp;
  49. u32 res2[239];
  50. u32 maarcr;
  51. u32 mapsr;
  52. u32 maexidr0;
  53. u32 maexidr1;
  54. u32 madpcr0;
  55. u32 madpcr1;
  56. u32 madpsr0;
  57. u32 madpsr1;
  58. u32 madpsr2;
  59. u32 madpsr3;
  60. u32 madpsr4;
  61. u32 madpsr5;
  62. u32 masbs0;
  63. u32 masbs1;
  64. u32 res3[2];
  65. u32 magenp;
  66. u32 res4[239];
  67. u32 mpzqhwctrl;
  68. u32 mpzqswctrl;
  69. u32 mpwlgcr;
  70. u32 mpwldectrl0;
  71. u32 mpwldectrl1;
  72. u32 mpwldlst;
  73. u32 mpodtctrl;
  74. u32 mprddqby0dl;
  75. u32 mprddqby1dl;
  76. u32 mprddqby2dl;
  77. u32 mprddqby3dl;
  78. u32 mpwrdqby0dl;
  79. u32 mpwrdqby1dl;
  80. u32 mpwrdqby2dl;
  81. u32 mpwrdqby3dl;
  82. u32 mpdgctrl0;
  83. u32 mpdgctrl1;
  84. u32 mpdgdlst0;
  85. u32 mprddlctl;
  86. u32 mprddlst;
  87. u32 mpwrdlctl;
  88. u32 mpwrdlst;
  89. u32 mpsdctrl;
  90. u32 mpzqlp2ctl;
  91. u32 mprddlhwctl;
  92. u32 mpwrdlhwctl;
  93. u32 mprddlhwst0;
  94. u32 mprddlhwst1;
  95. u32 mpwrdlhwst0;
  96. u32 mpwrdlhwst1;
  97. u32 mpwlhwerr;
  98. u32 mpdghwst0;
  99. u32 mpdghwst1;
  100. u32 mpdghwst2;
  101. u32 mpdghwst3;
  102. u32 mppdcmpr1;
  103. u32 mppdcmpr2;
  104. u32 mpswdar0;
  105. u32 mpswdrdr0;
  106. u32 mpswdrdr1;
  107. u32 mpswdrdr2;
  108. u32 mpswdrdr3;
  109. u32 mpswdrdr4;
  110. u32 mpswdrdr5;
  111. u32 mpswdrdr6;
  112. u32 mpswdrdr7;
  113. u32 mpmur0;
  114. u32 mpwrcadl;
  115. u32 mpdccr;
  116. };
  117. #define MX6SL_IOM_DDR_BASE 0x020e0300
  118. struct mx6sl_iomux_ddr_regs {
  119. u32 dram_cas;
  120. u32 dram_cs0_b;
  121. u32 dram_cs1_b;
  122. u32 dram_dqm0;
  123. u32 dram_dqm1;
  124. u32 dram_dqm2;
  125. u32 dram_dqm3;
  126. u32 dram_ras;
  127. u32 dram_reset;
  128. u32 dram_sdba0;
  129. u32 dram_sdba1;
  130. u32 dram_sdba2;
  131. u32 dram_sdcke0;
  132. u32 dram_sdcke1;
  133. u32 dram_sdclk_0;
  134. u32 dram_odt0;
  135. u32 dram_odt1;
  136. u32 dram_sdqs0;
  137. u32 dram_sdqs1;
  138. u32 dram_sdqs2;
  139. u32 dram_sdqs3;
  140. u32 dram_sdwe_b;
  141. };
  142. #define MX6SL_IOM_GRP_BASE 0x020e0500
  143. struct mx6sl_iomux_grp_regs {
  144. u32 res1[43];
  145. u32 grp_addds;
  146. u32 grp_ddrmode_ctl;
  147. u32 grp_ddrpke;
  148. u32 grp_ddrpk;
  149. u32 grp_ddrhys;
  150. u32 grp_ddrmode;
  151. u32 grp_b0ds;
  152. u32 grp_ctlds;
  153. u32 grp_b1ds;
  154. u32 grp_ddr_type;
  155. u32 grp_b2ds;
  156. u32 grp_b3ds;
  157. };
  158. #define MX6UL_IOM_DDR_BASE 0x020e0200
  159. struct mx6ul_iomux_ddr_regs {
  160. u32 res1[17];
  161. u32 dram_dqm0;
  162. u32 dram_dqm1;
  163. u32 dram_ras;
  164. u32 dram_cas;
  165. u32 dram_cs0;
  166. u32 dram_cs1;
  167. u32 dram_sdwe_b;
  168. u32 dram_odt0;
  169. u32 dram_odt1;
  170. u32 dram_sdba0;
  171. u32 dram_sdba1;
  172. u32 dram_sdba2;
  173. u32 dram_sdcke0;
  174. u32 dram_sdcke1;
  175. u32 dram_sdclk_0;
  176. u32 dram_sdqs0;
  177. u32 dram_sdqs1;
  178. u32 dram_reset;
  179. };
  180. #define MX6UL_IOM_GRP_BASE 0x020e0400
  181. struct mx6ul_iomux_grp_regs {
  182. u32 res1[36];
  183. u32 grp_addds;
  184. u32 grp_ddrmode_ctl;
  185. u32 grp_b0ds;
  186. u32 grp_ddrpk;
  187. u32 grp_ctlds;
  188. u32 grp_b1ds;
  189. u32 grp_ddrhys;
  190. u32 grp_ddrpke;
  191. u32 grp_ddrmode;
  192. u32 grp_ddr_type;
  193. };
  194. #define MX6SX_IOM_DDR_BASE 0x020e0200
  195. struct mx6sx_iomux_ddr_regs {
  196. u32 res1[59];
  197. u32 dram_dqm0;
  198. u32 dram_dqm1;
  199. u32 dram_dqm2;
  200. u32 dram_dqm3;
  201. u32 dram_ras;
  202. u32 dram_cas;
  203. u32 res2[2];
  204. u32 dram_sdwe_b;
  205. u32 dram_odt0;
  206. u32 dram_odt1;
  207. u32 dram_sdba0;
  208. u32 dram_sdba1;
  209. u32 dram_sdba2;
  210. u32 dram_sdcke0;
  211. u32 dram_sdcke1;
  212. u32 dram_sdclk_0;
  213. u32 dram_sdqs0;
  214. u32 dram_sdqs1;
  215. u32 dram_sdqs2;
  216. u32 dram_sdqs3;
  217. u32 dram_reset;
  218. };
  219. #define MX6SX_IOM_GRP_BASE 0x020e0500
  220. struct mx6sx_iomux_grp_regs {
  221. u32 res1[61];
  222. u32 grp_addds;
  223. u32 grp_ddrmode_ctl;
  224. u32 grp_ddrpke;
  225. u32 grp_ddrpk;
  226. u32 grp_ddrhys;
  227. u32 grp_ddrmode;
  228. u32 grp_b0ds;
  229. u32 grp_b1ds;
  230. u32 grp_ctlds;
  231. u32 grp_ddr_type;
  232. u32 grp_b2ds;
  233. u32 grp_b3ds;
  234. };
  235. /*
  236. * MMDC iomux registers (pinctl/padctl) - (different for IMX6DQ vs IMX6SDL)
  237. */
  238. #define MX6DQ_IOM_DDR_BASE 0x020e0500
  239. struct mx6dq_iomux_ddr_regs {
  240. u32 res1[3];
  241. u32 dram_sdqs5;
  242. u32 dram_dqm5;
  243. u32 dram_dqm4;
  244. u32 dram_sdqs4;
  245. u32 dram_sdqs3;
  246. u32 dram_dqm3;
  247. u32 dram_sdqs2;
  248. u32 dram_dqm2;
  249. u32 res2[16];
  250. u32 dram_cas;
  251. u32 res3[2];
  252. u32 dram_ras;
  253. u32 dram_reset;
  254. u32 res4[2];
  255. u32 dram_sdclk_0;
  256. u32 dram_sdba2;
  257. u32 dram_sdcke0;
  258. u32 dram_sdclk_1;
  259. u32 dram_sdcke1;
  260. u32 dram_sdodt0;
  261. u32 dram_sdodt1;
  262. u32 res5;
  263. u32 dram_sdqs0;
  264. u32 dram_dqm0;
  265. u32 dram_sdqs1;
  266. u32 dram_dqm1;
  267. u32 dram_sdqs6;
  268. u32 dram_dqm6;
  269. u32 dram_sdqs7;
  270. u32 dram_dqm7;
  271. };
  272. #define MX6DQ_IOM_GRP_BASE 0x020e0700
  273. struct mx6dq_iomux_grp_regs {
  274. u32 res1[18];
  275. u32 grp_b7ds;
  276. u32 grp_addds;
  277. u32 grp_ddrmode_ctl;
  278. u32 res2;
  279. u32 grp_ddrpke;
  280. u32 res3[6];
  281. u32 grp_ddrmode;
  282. u32 res4[3];
  283. u32 grp_b0ds;
  284. u32 grp_b1ds;
  285. u32 grp_ctlds;
  286. u32 res5;
  287. u32 grp_b2ds;
  288. u32 grp_ddr_type;
  289. u32 grp_b3ds;
  290. u32 grp_b4ds;
  291. u32 grp_b5ds;
  292. u32 grp_b6ds;
  293. };
  294. #define MX6SDL_IOM_DDR_BASE 0x020e0400
  295. struct mx6sdl_iomux_ddr_regs {
  296. u32 res1[25];
  297. u32 dram_cas;
  298. u32 res2[2];
  299. u32 dram_dqm0;
  300. u32 dram_dqm1;
  301. u32 dram_dqm2;
  302. u32 dram_dqm3;
  303. u32 dram_dqm4;
  304. u32 dram_dqm5;
  305. u32 dram_dqm6;
  306. u32 dram_dqm7;
  307. u32 dram_ras;
  308. u32 dram_reset;
  309. u32 res3[2];
  310. u32 dram_sdba2;
  311. u32 dram_sdcke0;
  312. u32 dram_sdcke1;
  313. u32 dram_sdclk_0;
  314. u32 dram_sdclk_1;
  315. u32 dram_sdodt0;
  316. u32 dram_sdodt1;
  317. u32 dram_sdqs0;
  318. u32 dram_sdqs1;
  319. u32 dram_sdqs2;
  320. u32 dram_sdqs3;
  321. u32 dram_sdqs4;
  322. u32 dram_sdqs5;
  323. u32 dram_sdqs6;
  324. u32 dram_sdqs7;
  325. };
  326. #define MX6SDL_IOM_GRP_BASE 0x020e0700
  327. struct mx6sdl_iomux_grp_regs {
  328. u32 res1[18];
  329. u32 grp_b7ds;
  330. u32 grp_addds;
  331. u32 grp_ddrmode_ctl;
  332. u32 grp_ddrpke;
  333. u32 res2[2];
  334. u32 grp_ddrmode;
  335. u32 grp_b0ds;
  336. u32 res3;
  337. u32 grp_ctlds;
  338. u32 grp_b1ds;
  339. u32 grp_ddr_type;
  340. u32 grp_b2ds;
  341. u32 grp_b3ds;
  342. u32 grp_b4ds;
  343. u32 grp_b5ds;
  344. u32 res4;
  345. u32 grp_b6ds;
  346. };
  347. /* Device Information: Varies per DDR3 part number and speed grade */
  348. struct mx6_ddr3_cfg {
  349. u16 mem_speed; /* ie 1600 for DDR3-1600 (800,1066,1333,1600) */
  350. u8 density; /* chip density (Gb) (1,2,4,8) */
  351. u8 width; /* bus width (bits) (4,8,16) */
  352. u8 banks; /* number of banks */
  353. u8 rowaddr; /* row address bits (11-16)*/
  354. u8 coladdr; /* col address bits (9-12) */
  355. u8 pagesz; /* page size (K) (1-2) */
  356. u16 trcd; /* tRCD=tRP=CL (ns*100) */
  357. u16 trcmin; /* tRC min (ns*100) */
  358. u16 trasmin; /* tRAS min (ns*100) */
  359. u8 SRT; /* self-refresh temperature: 0=normal, 1=extended */
  360. };
  361. /* System Information: Varies per board design, layout, and term choices */
  362. struct mx6_ddr_sysinfo {
  363. u8 dsize; /* size of bus (in dwords: 0=16bit,1=32bit,2=64bit) */
  364. u8 cs_density; /* density per chip select (Gb) */
  365. u8 ncs; /* number chip selects used (1|2) */
  366. char cs1_mirror;/* enable address mirror (0|1) */
  367. char bi_on; /* Bank interleaving enable */
  368. u8 rtt_nom; /* Rtt_Nom (DDR3_RTT_*) */
  369. u8 rtt_wr; /* Rtt_Wr (DDR3_RTT_*) */
  370. u8 ralat; /* Read Additional Latency (0-7) */
  371. u8 walat; /* Write Additional Latency (0-3) */
  372. u8 mif3_mode; /* Command prediction working mode */
  373. u8 rst_to_cke; /* Time from SDE enable to CKE rise */
  374. u8 sde_to_rst; /* Time from SDE enable until DDR reset# is high */
  375. u8 pd_fast_exit;/* enable precharge powerdown fast-exit */
  376. };
  377. /*
  378. * Board specific calibration:
  379. * This includes write leveling calibration values as well as DQS gating
  380. * and read/write delays. These values are board/layout/device specific.
  381. * Freescale recommends using the i.MX6 DDR Stress Test Tool V1.0.2
  382. * (DOC-96412) to determine these values over a range of boards and
  383. * temperatures.
  384. */
  385. struct mx6_mmdc_calibration {
  386. /* write leveling calibration */
  387. u32 p0_mpwldectrl0;
  388. u32 p0_mpwldectrl1;
  389. u32 p1_mpwldectrl0;
  390. u32 p1_mpwldectrl1;
  391. /* read DQS gating */
  392. u32 p0_mpdgctrl0;
  393. u32 p0_mpdgctrl1;
  394. u32 p1_mpdgctrl0;
  395. u32 p1_mpdgctrl1;
  396. /* read delay */
  397. u32 p0_mprddlctl;
  398. u32 p1_mprddlctl;
  399. /* write delay */
  400. u32 p0_mpwrdlctl;
  401. u32 p1_mpwrdlctl;
  402. /* lpddr2 zq hw calibration */
  403. u32 mpzqlp2ctl;
  404. };
  405. /* configure iomux (pinctl/padctl) */
  406. void mx6dq_dram_iocfg(unsigned width,
  407. const struct mx6dq_iomux_ddr_regs *,
  408. const struct mx6dq_iomux_grp_regs *);
  409. void mx6sdl_dram_iocfg(unsigned width,
  410. const struct mx6sdl_iomux_ddr_regs *,
  411. const struct mx6sdl_iomux_grp_regs *);
  412. void mx6sx_dram_iocfg(unsigned width,
  413. const struct mx6sx_iomux_ddr_regs *,
  414. const struct mx6sx_iomux_grp_regs *);
  415. void mx6ul_dram_iocfg(unsigned width,
  416. const struct mx6ul_iomux_ddr_regs *,
  417. const struct mx6ul_iomux_grp_regs *);
  418. void mx6sl_dram_iocfg(unsigned width,
  419. const struct mx6sl_iomux_ddr_regs *,
  420. const struct mx6sl_iomux_grp_regs *);
  421. /* configure mx6 mmdc registers */
  422. void mx6_dram_cfg(const struct mx6_ddr_sysinfo *,
  423. const struct mx6_mmdc_calibration *,
  424. const struct mx6_ddr3_cfg *);
  425. #endif /* CONFIG_SPL_BUILD */
  426. #define MX6_MMDC_P0_MDCTL 0x021b0000
  427. #define MX6_MMDC_P0_MDPDC 0x021b0004
  428. #define MX6_MMDC_P0_MDOTC 0x021b0008
  429. #define MX6_MMDC_P0_MDCFG0 0x021b000c
  430. #define MX6_MMDC_P0_MDCFG1 0x021b0010
  431. #define MX6_MMDC_P0_MDCFG2 0x021b0014
  432. #define MX6_MMDC_P0_MDMISC 0x021b0018
  433. #define MX6_MMDC_P0_MDSCR 0x021b001c
  434. #define MX6_MMDC_P0_MDREF 0x021b0020
  435. #define MX6_MMDC_P0_MDRWD 0x021b002c
  436. #define MX6_MMDC_P0_MDOR 0x021b0030
  437. #define MX6_MMDC_P0_MDASP 0x021b0040
  438. #define MX6_MMDC_P0_MAPSR 0x021b0404
  439. #define MX6_MMDC_P0_MPZQHWCTRL 0x021b0800
  440. #define MX6_MMDC_P0_MPWLDECTRL0 0x021b080c
  441. #define MX6_MMDC_P0_MPWLDECTRL1 0x021b0810
  442. #define MX6_MMDC_P0_MPODTCTRL 0x021b0818
  443. #define MX6_MMDC_P0_MPRDDQBY0DL 0x021b081c
  444. #define MX6_MMDC_P0_MPRDDQBY1DL 0x021b0820
  445. #define MX6_MMDC_P0_MPRDDQBY2DL 0x021b0824
  446. #define MX6_MMDC_P0_MPRDDQBY3DL 0x021b0828
  447. #define MX6_MMDC_P0_MPDGCTRL0 0x021b083c
  448. #define MX6_MMDC_P0_MPDGCTRL1 0x021b0840
  449. #define MX6_MMDC_P0_MPRDDLCTL 0x021b0848
  450. #define MX6_MMDC_P0_MPWRDLCTL 0x021b0850
  451. #define MX6_MMDC_P0_MPMUR0 0x021b08b8
  452. #define MX6_MMDC_P1_MDCTL 0x021b4000
  453. #define MX6_MMDC_P1_MDPDC 0x021b4004
  454. #define MX6_MMDC_P1_MDOTC 0x021b4008
  455. #define MX6_MMDC_P1_MDCFG0 0x021b400c
  456. #define MX6_MMDC_P1_MDCFG1 0x021b4010
  457. #define MX6_MMDC_P1_MDCFG2 0x021b4014
  458. #define MX6_MMDC_P1_MDMISC 0x021b4018
  459. #define MX6_MMDC_P1_MDSCR 0x021b401c
  460. #define MX6_MMDC_P1_MDREF 0x021b4020
  461. #define MX6_MMDC_P1_MDRWD 0x021b402c
  462. #define MX6_MMDC_P1_MDOR 0x021b4030
  463. #define MX6_MMDC_P1_MDASP 0x021b4040
  464. #define MX6_MMDC_P1_MAPSR 0x021b4404
  465. #define MX6_MMDC_P1_MPZQHWCTRL 0x021b4800
  466. #define MX6_MMDC_P1_MPWLDECTRL0 0x021b480c
  467. #define MX6_MMDC_P1_MPWLDECTRL1 0x021b4810
  468. #define MX6_MMDC_P1_MPODTCTRL 0x021b4818
  469. #define MX6_MMDC_P1_MPRDDQBY0DL 0x021b481c
  470. #define MX6_MMDC_P1_MPRDDQBY1DL 0x021b4820
  471. #define MX6_MMDC_P1_MPRDDQBY2DL 0x021b4824
  472. #define MX6_MMDC_P1_MPRDDQBY3DL 0x021b4828
  473. #define MX6_MMDC_P1_MPDGCTRL0 0x021b483c
  474. #define MX6_MMDC_P1_MPDGCTRL1 0x021b4840
  475. #define MX6_MMDC_P1_MPRDDLCTL 0x021b4848
  476. #define MX6_MMDC_P1_MPWRDLCTL 0x021b4850
  477. #define MX6_MMDC_P1_MPMUR0 0x021b48b8
  478. #endif /*__ASM_ARCH_MX6_DDR_H__ */