pixis.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /*
  2. * Copyright 2006 Freescale Semiconductor
  3. * Jeff Brown
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <command.h>
  26. #include <watchdog.h>
  27. #include <asm/cache.h>
  28. #ifdef CONFIG_FSL_PIXIS
  29. #include "pixis.h"
  30. static ulong strfractoint(uchar *strptr);
  31. /*
  32. * Simple board reset.
  33. */
  34. void pixis_reset(void)
  35. {
  36. out8(PIXIS_BASE + PIXIS_RST, 0);
  37. }
  38. /*
  39. * Per table 27, page 58 of MPC8641HPCN spec.
  40. */
  41. int set_px_sysclk(ulong sysclk)
  42. {
  43. u8 sysclk_s, sysclk_r, sysclk_v, vclkh, vclkl, sysclk_aux;
  44. switch (sysclk) {
  45. case 33:
  46. sysclk_s = 0x04;
  47. sysclk_r = 0x04;
  48. sysclk_v = 0x07;
  49. sysclk_aux = 0x00;
  50. break;
  51. case 40:
  52. sysclk_s = 0x01;
  53. sysclk_r = 0x1F;
  54. sysclk_v = 0x20;
  55. sysclk_aux = 0x01;
  56. break;
  57. case 50:
  58. sysclk_s = 0x01;
  59. sysclk_r = 0x1F;
  60. sysclk_v = 0x2A;
  61. sysclk_aux = 0x02;
  62. break;
  63. case 66:
  64. sysclk_s = 0x01;
  65. sysclk_r = 0x04;
  66. sysclk_v = 0x04;
  67. sysclk_aux = 0x03;
  68. break;
  69. case 83:
  70. sysclk_s = 0x01;
  71. sysclk_r = 0x1F;
  72. sysclk_v = 0x4B;
  73. sysclk_aux = 0x04;
  74. break;
  75. case 100:
  76. sysclk_s = 0x01;
  77. sysclk_r = 0x1F;
  78. sysclk_v = 0x5C;
  79. sysclk_aux = 0x05;
  80. break;
  81. case 134:
  82. sysclk_s = 0x06;
  83. sysclk_r = 0x1F;
  84. sysclk_v = 0x3B;
  85. sysclk_aux = 0x06;
  86. break;
  87. case 166:
  88. sysclk_s = 0x06;
  89. sysclk_r = 0x1F;
  90. sysclk_v = 0x4B;
  91. sysclk_aux = 0x07;
  92. break;
  93. default:
  94. printf("Unsupported SYSCLK frequency.\n");
  95. return 0;
  96. }
  97. vclkh = (sysclk_s << 5) | sysclk_r;
  98. vclkl = sysclk_v;
  99. out8(PIXIS_BASE + PIXIS_VCLKH, vclkh);
  100. out8(PIXIS_BASE + PIXIS_VCLKL, vclkl);
  101. out8(PIXIS_BASE + PIXIS_AUX, sysclk_aux);
  102. return 1;
  103. }
  104. int set_px_mpxpll(ulong mpxpll)
  105. {
  106. u8 tmp;
  107. u8 val;
  108. switch (mpxpll) {
  109. case 2:
  110. case 4:
  111. case 6:
  112. case 8:
  113. case 10:
  114. case 12:
  115. case 14:
  116. case 16:
  117. val = (u8) mpxpll;
  118. break;
  119. default:
  120. printf("Unsupported MPXPLL ratio.\n");
  121. return 0;
  122. }
  123. tmp = in8(PIXIS_BASE + PIXIS_VSPEED1);
  124. tmp = (tmp & 0xF0) | (val & 0x0F);
  125. out8(PIXIS_BASE + PIXIS_VSPEED1, tmp);
  126. return 1;
  127. }
  128. int set_px_corepll(ulong corepll)
  129. {
  130. u8 tmp;
  131. u8 val;
  132. switch ((int)corepll) {
  133. case 20:
  134. val = 0x08;
  135. break;
  136. case 25:
  137. val = 0x0C;
  138. break;
  139. case 30:
  140. val = 0x10;
  141. break;
  142. case 35:
  143. val = 0x1C;
  144. break;
  145. case 40:
  146. val = 0x14;
  147. break;
  148. case 45:
  149. val = 0x0E;
  150. break;
  151. default:
  152. printf("Unsupported COREPLL ratio.\n");
  153. return 0;
  154. }
  155. tmp = in8(PIXIS_BASE + PIXIS_VSPEED0);
  156. tmp = (tmp & 0xE0) | (val & 0x1F);
  157. out8(PIXIS_BASE + PIXIS_VSPEED0, tmp);
  158. return 1;
  159. }
  160. void read_from_px_regs(int set)
  161. {
  162. u8 mask = 0x1C;
  163. u8 tmp = in8(PIXIS_BASE + PIXIS_VCFGEN0);
  164. if (set)
  165. tmp = tmp | mask;
  166. else
  167. tmp = tmp & ~mask;
  168. out8(PIXIS_BASE + PIXIS_VCFGEN0, tmp);
  169. }
  170. void read_from_px_regs_altbank(int set)
  171. {
  172. u8 mask = 0x04;
  173. u8 tmp = in8(PIXIS_BASE + PIXIS_VCFGEN1);
  174. if (set)
  175. tmp = tmp | mask;
  176. else
  177. tmp = tmp & ~mask;
  178. out8(PIXIS_BASE + PIXIS_VCFGEN1, tmp);
  179. }
  180. void set_altbank(void)
  181. {
  182. u8 tmp;
  183. tmp = in8(PIXIS_BASE + PIXIS_VBOOT);
  184. tmp ^= 0x40;
  185. out8(PIXIS_BASE + PIXIS_VBOOT, tmp);
  186. }
  187. void set_px_go(void)
  188. {
  189. u8 tmp;
  190. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  191. tmp = tmp & 0x1E;
  192. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  193. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  194. tmp = tmp | 0x01;
  195. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  196. }
  197. void set_px_go_with_watchdog(void)
  198. {
  199. u8 tmp;
  200. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  201. tmp = tmp & 0x1E;
  202. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  203. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  204. tmp = tmp | 0x09;
  205. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  206. }
  207. int pixis_disable_watchdog_cmd(cmd_tbl_t *cmdtp,
  208. int flag, int argc, char *argv[])
  209. {
  210. u8 tmp;
  211. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  212. tmp = tmp & 0x1E;
  213. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  214. /* setting VCTL[WDEN] to 0 to disable watch dog */
  215. tmp = in8(PIXIS_BASE + PIXIS_VCTL);
  216. tmp &= ~0x08;
  217. out8(PIXIS_BASE + PIXIS_VCTL, tmp);
  218. return 0;
  219. }
  220. U_BOOT_CMD(
  221. diswd, 1, 0, pixis_disable_watchdog_cmd,
  222. "diswd - Disable watchdog timer \n",
  223. NULL);
  224. /*
  225. * This function takes the non-integral cpu:mpx pll ratio
  226. * and converts it to an integer that can be used to assign
  227. * FPGA register values.
  228. * input: strptr i.e. argv[2]
  229. */
  230. static ulong strfractoint(uchar *strptr)
  231. {
  232. int i, j, retval;
  233. int mulconst;
  234. int intarr_len = 0, decarr_len = 0, no_dec = 0;
  235. ulong intval = 0, decval = 0;
  236. uchar intarr[3], decarr[3];
  237. /* Assign the integer part to intarr[]
  238. * If there is no decimal point i.e.
  239. * if the ratio is an integral value
  240. * simply create the intarr.
  241. */
  242. i = 0;
  243. while (strptr[i] != 46) {
  244. if (strptr[i] == 0) {
  245. no_dec = 1;
  246. break;
  247. }
  248. intarr[i] = strptr[i];
  249. i++;
  250. }
  251. /* Assign length of integer part to intarr_len. */
  252. intarr_len = i;
  253. intarr[i] = '\0';
  254. if (no_dec) {
  255. /* Currently needed only for single digit corepll ratios */
  256. mulconst = 10;
  257. decval = 0;
  258. } else {
  259. j = 0;
  260. i++; /* Skipping the decimal point */
  261. while ((strptr[i] > 47) && (strptr[i] < 58)) {
  262. decarr[j] = strptr[i];
  263. i++;
  264. j++;
  265. }
  266. decarr_len = j;
  267. decarr[j] = '\0';
  268. mulconst = 1;
  269. for (i = 0; i < decarr_len; i++)
  270. mulconst *= 10;
  271. decval = simple_strtoul((char *)decarr, NULL, 10);
  272. }
  273. intval = simple_strtoul((char *)intarr, NULL, 10);
  274. intval = intval * mulconst;
  275. retval = intval + decval;
  276. return retval;
  277. }
  278. int
  279. pixis_reset_cmd(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  280. {
  281. ulong val;
  282. ulong corepll;
  283. /*
  284. * No args is a simple reset request.
  285. */
  286. if (argc <= 1) {
  287. pixis_reset();
  288. /* not reached */
  289. }
  290. if (strcmp(argv[1], "cf") == 0) {
  291. /*
  292. * Reset with frequency changed:
  293. * cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>
  294. */
  295. if (argc < 5) {
  296. puts(cmdtp->usage);
  297. return 1;
  298. }
  299. read_from_px_regs(0);
  300. val = set_px_sysclk(simple_strtoul(argv[2], NULL, 10));
  301. corepll = strfractoint((uchar *)argv[3]);
  302. val = val + set_px_corepll(corepll);
  303. val = val + set_px_mpxpll(simple_strtoul(argv[4], NULL, 10));
  304. if (val == 3) {
  305. puts("Setting registers VCFGEN0 and VCTL\n");
  306. read_from_px_regs(1);
  307. puts("Resetting board with values from ");
  308. puts("VSPEED0, VSPEED1, VCLKH, and VCLKL \n");
  309. set_px_go();
  310. } else {
  311. puts(cmdtp->usage);
  312. return 1;
  313. }
  314. while (1) ; /* Not reached */
  315. } else if (strcmp(argv[1], "altbank") == 0) {
  316. /*
  317. * Reset using alternate flash bank:
  318. */
  319. if (argv[2] == 0) {
  320. /*
  321. * Reset from alternate bank without changing
  322. * frequency and without watchdog timer enabled.
  323. * altbank
  324. */
  325. read_from_px_regs(0);
  326. read_from_px_regs_altbank(0);
  327. if (argc > 2) {
  328. puts(cmdtp->usage);
  329. return 1;
  330. }
  331. puts("Setting registers VCFGNE1, VBOOT, and VCTL\n");
  332. set_altbank();
  333. read_from_px_regs_altbank(1);
  334. puts("Resetting board to boot from the other bank.\n");
  335. set_px_go();
  336. } else if (strcmp(argv[2], "cf") == 0) {
  337. /*
  338. * Reset with frequency changed
  339. * altbank cf <SYSCLK freq> <COREPLL ratio>
  340. * <MPXPLL ratio>
  341. */
  342. read_from_px_regs(0);
  343. read_from_px_regs_altbank(0);
  344. val = set_px_sysclk(simple_strtoul(argv[3], NULL, 10));
  345. corepll = strfractoint((uchar *)argv[4]);
  346. val = val + set_px_corepll(corepll);
  347. val = val + set_px_mpxpll(simple_strtoul(argv[5],
  348. NULL, 10));
  349. if (val == 3) {
  350. puts("Setting registers VCFGEN0, VCFGEN1, VBOOT, and VCTL\n");
  351. set_altbank();
  352. read_from_px_regs(1);
  353. read_from_px_regs_altbank(1);
  354. puts("Enabling watchdog timer on the FPGA\n");
  355. puts("Resetting board with values from ");
  356. puts("VSPEED0, VSPEED1, VCLKH and VCLKL ");
  357. puts("to boot from the other bank.\n");
  358. set_px_go_with_watchdog();
  359. } else {
  360. puts(cmdtp->usage);
  361. return 1;
  362. }
  363. while (1) ; /* Not reached */
  364. } else if (strcmp(argv[2], "wd") == 0) {
  365. /*
  366. * Reset from alternate bank without changing
  367. * frequencies but with watchdog timer enabled:
  368. * altbank wd
  369. */
  370. read_from_px_regs(0);
  371. read_from_px_regs_altbank(0);
  372. puts("Setting registers VCFGEN1, VBOOT, and VCTL\n");
  373. set_altbank();
  374. read_from_px_regs_altbank(1);
  375. puts("Enabling watchdog timer on the FPGA\n");
  376. puts("Resetting board to boot from the other bank.\n");
  377. set_px_go_with_watchdog();
  378. while (1) ; /* Not reached */
  379. } else {
  380. puts(cmdtp->usage);
  381. return 1;
  382. }
  383. } else {
  384. puts(cmdtp->usage);
  385. return 1;
  386. }
  387. return 0;
  388. }
  389. U_BOOT_CMD(
  390. pixis_reset, CFG_MAXARGS, 1, pixis_reset_cmd,
  391. "pixis_reset - Reset the board using the FPGA sequencer\n",
  392. " pixis_reset\n"
  393. " pixis_reset [altbank]\n"
  394. " pixis_reset altbank wd\n"
  395. " pixis_reset altbank cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>\n"
  396. " pixis_reset cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>\n"
  397. );
  398. #endif /* CONFIG_FSL_PIXIS */