imx6logic.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /*
  2. * Copyright (C) 2017 Logic PD, Inc.
  3. *
  4. * Author: Adam Ford <aford173@gmail.com>
  5. *
  6. * Based on SabreSD by Fabio Estevam <fabio.estevam@nxp.com>
  7. * and updates by Jagan Teki <jagan@amarulasolutions.com>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <miiphy.h>
  13. #include <input.h>
  14. #include <mmc.h>
  15. #include <fsl_esdhc.h>
  16. #include <asm/io.h>
  17. #include <asm/gpio.h>
  18. #include <linux/sizes.h>
  19. #include <asm/arch/clock.h>
  20. #include <asm/arch/crm_regs.h>
  21. #include <asm/arch/iomux.h>
  22. #include <asm/arch/mxc_hdmi.h>
  23. #include <asm/arch/mx6-pins.h>
  24. #include <asm/arch/sys_proto.h>
  25. #include <asm/mach-imx/boot_mode.h>
  26. #include <asm/mach-imx/iomux-v3.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  29. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  30. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  31. #define NAND_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  32. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  33. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  34. int dram_init(void)
  35. {
  36. gd->ram_size = imx_ddr_size();
  37. return 0;
  38. }
  39. static iomux_v3_cfg_t const uart1_pads[] = {
  40. MX6_PAD_SD3_DAT7__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  41. MX6_PAD_SD3_DAT6__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  42. };
  43. static iomux_v3_cfg_t const uart2_pads[] = {
  44. MX6_PAD_SD4_DAT4__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  45. MX6_PAD_SD4_DAT5__UART2_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
  46. MX6_PAD_SD4_DAT6__UART2_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
  47. MX6_PAD_SD4_DAT7__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  48. };
  49. static iomux_v3_cfg_t const uart3_pads[] = {
  50. MX6_PAD_EIM_D23__UART3_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
  51. MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  52. MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  53. MX6_PAD_EIM_EB3__UART3_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
  54. };
  55. static void fixup_enet_clock(void)
  56. {
  57. struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
  58. struct gpio_desc nint;
  59. struct gpio_desc reset;
  60. int ret;
  61. /* Set Ref Clock to 50 MHz */
  62. enable_fec_anatop_clock(0, ENET_50MHZ);
  63. /* Set GPIO_16 as ENET_REF_CLK_OUT */
  64. setbits_le32(&iomuxc_regs->gpr[1], IOMUXC_GPR1_ENET_CLK_SEL_MASK);
  65. /* Request GPIO Pins to reset Ethernet with new clock */
  66. ret = dm_gpio_lookup_name("GPIO4_7", &nint);
  67. if (ret) {
  68. printf("Unable to lookup GPIO4_7\n");
  69. return;
  70. }
  71. ret = dm_gpio_request(&nint, "eth0_nInt");
  72. if (ret) {
  73. printf("Unable to request eth0_nInt\n");
  74. return;
  75. }
  76. /* Ensure nINT is input or PHY won't startup */
  77. dm_gpio_set_dir_flags(&nint, GPIOD_IS_IN);
  78. ret = dm_gpio_lookup_name("GPIO4_9", &reset);
  79. if (ret) {
  80. printf("Unable to lookup GPIO4_9\n");
  81. return;
  82. }
  83. ret = dm_gpio_request(&reset, "eth0_reset");
  84. if (ret) {
  85. printf("Unable to request eth0_reset\n");
  86. return;
  87. }
  88. /* Reset LAN8710A PHY */
  89. dm_gpio_set_dir_flags(&reset, GPIOD_IS_OUT);
  90. dm_gpio_set_value(&reset, 0);
  91. udelay(150);
  92. dm_gpio_set_value(&reset, 1);
  93. mdelay(50);
  94. }
  95. static void setup_iomux_uart(void)
  96. {
  97. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  98. imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
  99. imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
  100. }
  101. static iomux_v3_cfg_t const nand_pads[] = {
  102. MX6_PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
  103. MX6_PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NAND_PAD_CTRL),
  104. MX6_PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NAND_PAD_CTRL),
  105. MX6_PAD_NANDF_WP_B__NAND_WP_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
  106. MX6_PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
  107. MX6_PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  108. MX6_PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  109. MX6_PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  110. MX6_PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  111. MX6_PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  112. MX6_PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  113. MX6_PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  114. MX6_PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NAND_PAD_CTRL),
  115. MX6_PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
  116. MX6_PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
  117. };
  118. static void setup_nand_pins(void)
  119. {
  120. imx_iomux_v3_setup_multiple_pads(nand_pads, ARRAY_SIZE(nand_pads));
  121. }
  122. int board_phy_config(struct phy_device *phydev)
  123. {
  124. if (phydev->drv->config)
  125. phydev->drv->config(phydev);
  126. return 0;
  127. }
  128. /*
  129. * Do not overwrite the console
  130. * Use always serial for U-Boot console
  131. */
  132. int overwrite_console(void)
  133. {
  134. return 1;
  135. }
  136. int board_early_init_f(void)
  137. {
  138. fixup_enet_clock();
  139. setup_iomux_uart();
  140. setup_nand_pins();
  141. return 0;
  142. }
  143. int board_init(void)
  144. {
  145. /* address of boot parameters */
  146. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  147. return 0;
  148. }
  149. int board_late_init(void)
  150. {
  151. env_set("board_name", "imx6logic");
  152. if (is_mx6dq()) {
  153. env_set("board_rev", "MX6DQ");
  154. env_set("fdt_file", "imx6q-logicpd.dtb");
  155. }
  156. return 0;
  157. }