sama5d2_xplained.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /*
  2. * Copyright (C) 2015 Atmel Corporation
  3. * Wenyou.Yang <wenyou.yang@atmel.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <atmel_hlcdc.h>
  9. #include <lcd.h>
  10. #include <mmc.h>
  11. #include <net.h>
  12. #include <netdev.h>
  13. #include <spi.h>
  14. #include <version.h>
  15. #include <asm/io.h>
  16. #include <asm/arch/at91_common.h>
  17. #include <asm/arch/at91_pmc.h>
  18. #include <asm/arch/atmel_pio4.h>
  19. #include <asm/arch/atmel_usba_udc.h>
  20. #include <asm/arch/atmel_sdhci.h>
  21. #include <asm/arch/clk.h>
  22. #include <asm/arch/gpio.h>
  23. #include <asm/arch/sama5d2.h>
  24. DECLARE_GLOBAL_DATA_PTR;
  25. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  26. {
  27. return bus == 0 && cs == 0;
  28. }
  29. void spi_cs_activate(struct spi_slave *slave)
  30. {
  31. atmel_pio4_set_pio_output(AT91_PIO_PORTA, 17, 0);
  32. }
  33. void spi_cs_deactivate(struct spi_slave *slave)
  34. {
  35. atmel_pio4_set_pio_output(AT91_PIO_PORTA, 17, 1);
  36. }
  37. static void board_spi0_hw_init(void)
  38. {
  39. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 14, 0);
  40. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 15, 0);
  41. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 16, 0);
  42. atmel_pio4_set_pio_output(AT91_PIO_PORTA, 17, 1);
  43. at91_periph_clk_enable(ATMEL_ID_SPI0);
  44. }
  45. static void board_usb_hw_init(void)
  46. {
  47. atmel_pio4_set_pio_output(AT91_PIO_PORTB, 10, 1);
  48. }
  49. #ifdef CONFIG_LCD
  50. vidinfo_t panel_info = {
  51. .vl_col = 480,
  52. .vl_row = 272,
  53. .vl_clk = 9000000,
  54. .vl_bpix = LCD_BPP,
  55. .vl_tft = 1,
  56. .vl_hsync_len = 41,
  57. .vl_left_margin = 2,
  58. .vl_right_margin = 2,
  59. .vl_vsync_len = 11,
  60. .vl_upper_margin = 2,
  61. .vl_lower_margin = 2,
  62. .mmio = ATMEL_BASE_LCDC,
  63. };
  64. /* No power up/down pin for the LCD pannel */
  65. void lcd_enable(void) { /* Empty! */ }
  66. void lcd_disable(void) { /* Empty! */ }
  67. unsigned int has_lcdc(void)
  68. {
  69. return 1;
  70. }
  71. static void board_lcd_hw_init(void)
  72. {
  73. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 28, 0); /* LCDPWM */
  74. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 29, 0); /* LCDDISP */
  75. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 30, 0); /* LCDVSYNC */
  76. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 31, 0); /* LCDHSYNC */
  77. atmel_pio4_set_a_periph(AT91_PIO_PORTD, 0, 0); /* LCDPCK */
  78. atmel_pio4_set_a_periph(AT91_PIO_PORTD, 1, 0); /* LCDDEN */
  79. /* LCDDAT0 */
  80. /* LCDDAT1 */
  81. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 10, 0); /* LCDDAT2 */
  82. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 11, 0); /* LCDDAT3 */
  83. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 12, 0); /* LCDDAT4 */
  84. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 13, 0); /* LCDDAT5 */
  85. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 14, 0); /* LCDDAT6 */
  86. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 15, 0); /* LCDDAT7 */
  87. /* LCDDAT8 */
  88. /* LCDDAT9 */
  89. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 16, 0); /* LCDDAT10 */
  90. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 17, 0); /* LCDDAT11 */
  91. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 18, 0); /* LCDDAT12 */
  92. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 19, 0); /* LCDDAT13 */
  93. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 20, 0); /* LCDDAT14 */
  94. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 21, 0); /* LCDDAT15 */
  95. /* LCDD16 */
  96. /* LCDD17 */
  97. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 22, 0); /* LCDDAT18 */
  98. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 23, 0); /* LCDDAT19 */
  99. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 24, 0); /* LCDDAT20 */
  100. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 25, 0); /* LCDDAT21 */
  101. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 26, 0); /* LCDDAT22 */
  102. atmel_pio4_set_a_periph(AT91_PIO_PORTC, 27, 0); /* LCDDAT23 */
  103. at91_periph_clk_enable(ATMEL_ID_LCDC);
  104. }
  105. #ifdef CONFIG_LCD_INFO
  106. void lcd_show_board_info(void)
  107. {
  108. ulong dram_size;
  109. int i;
  110. char temp[32];
  111. lcd_printf("%s\n", U_BOOT_VERSION);
  112. lcd_printf("2015 ATMEL Corp\n");
  113. lcd_printf("%s CPU at %s MHz\n", get_cpu_name(),
  114. strmhz(temp, get_cpu_clk_rate()));
  115. dram_size = 0;
  116. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  117. dram_size += gd->bd->bi_dram[i].size;
  118. lcd_printf("%ld MB SDRAM\n", dram_size >> 20);
  119. }
  120. #endif /* CONFIG_LCD_INFO */
  121. #endif /* CONFIG_LCD */
  122. static void board_gmac_hw_init(void)
  123. {
  124. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 14, 0); /* GTXCK */
  125. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 15, 0); /* GTXEN */
  126. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 16, 0); /* GRXDV */
  127. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 17, 0); /* GRXER */
  128. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 18, 0); /* GRX0 */
  129. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 19, 0); /* GRX1 */
  130. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 20, 0); /* GTX0 */
  131. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 21, 0); /* GTX1 */
  132. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 22, 0); /* GMDC */
  133. atmel_pio4_set_f_periph(AT91_PIO_PORTB, 23, 0); /* GMDIO */
  134. at91_periph_clk_enable(ATMEL_ID_GMAC);
  135. }
  136. static void board_sdhci0_hw_init(void)
  137. {
  138. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 0, 0); /* SDMMC0_CK */
  139. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 1, 0); /* SDMMC0_CMD */
  140. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 2, 0); /* SDMMC0_DAT0 */
  141. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 3, 0); /* SDMMC0_DAT1 */
  142. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 4, 0); /* SDMMC0_DAT2 */
  143. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 5, 0); /* SDMMC0_DAT3 */
  144. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 6, 0); /* SDMMC0_DAT4 */
  145. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 7, 0); /* SDMMC0_DAT5 */
  146. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 8, 0); /* SDMMC0_DAT6 */
  147. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 9, 0); /* SDMMC0_DAT7 */
  148. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 10, 0); /* SDMMC0_RSTN */
  149. atmel_pio4_set_a_periph(AT91_PIO_PORTA, 11, 0); /* SDMMC0_VDDSEL */
  150. at91_periph_clk_enable(ATMEL_ID_SDMMC0);
  151. at91_enable_periph_generated_clk(ATMEL_ID_SDMMC0,
  152. GCK_CSS_PLLA_CLK, 1);
  153. }
  154. static void board_sdhci1_hw_init(void)
  155. {
  156. atmel_pio4_set_e_periph(AT91_PIO_PORTA, 18, 0); /* SDMMC1_DAT0 */
  157. atmel_pio4_set_e_periph(AT91_PIO_PORTA, 19, 0); /* SDMMC1_DAT1 */
  158. atmel_pio4_set_e_periph(AT91_PIO_PORTA, 20, 0); /* SDMMC1_DAT2 */
  159. atmel_pio4_set_e_periph(AT91_PIO_PORTA, 21, 0); /* SDMMC1_DAT3 */
  160. atmel_pio4_set_e_periph(AT91_PIO_PORTA, 22, 0); /* SDMMC1_CK */
  161. atmel_pio4_set_e_periph(AT91_PIO_PORTA, 27, 0); /* SDMMC1_RSTN */
  162. atmel_pio4_set_e_periph(AT91_PIO_PORTA, 28, 0); /* SDMMC1_CMD */
  163. atmel_pio4_set_e_periph(AT91_PIO_PORTA, 30, 0); /* SDMMC1_CD */
  164. at91_periph_clk_enable(ATMEL_ID_SDMMC1);
  165. at91_enable_periph_generated_clk(ATMEL_ID_SDMMC1,
  166. GCK_CSS_PLLA_CLK, 1);
  167. }
  168. int board_mmc_init(bd_t *bis)
  169. {
  170. #ifdef CONFIG_ATMEL_SDHCI0
  171. atmel_sdhci_init((void *)ATMEL_BASE_SDMMC0, ATMEL_ID_SDMMC0);
  172. #endif
  173. #ifdef CONFIG_ATMEL_SDHCI1
  174. atmel_sdhci_init((void *)ATMEL_BASE_SDMMC1, ATMEL_ID_SDMMC1);
  175. #endif
  176. return 0;
  177. }
  178. static void board_uart1_hw_init(void)
  179. {
  180. atmel_pio4_set_a_periph(AT91_PIO_PORTD, 2, 1); /* URXD1 */
  181. atmel_pio4_set_a_periph(AT91_PIO_PORTD, 3, 0); /* UTXD1 */
  182. at91_periph_clk_enable(ATMEL_ID_UART1);
  183. }
  184. int board_early_init_f(void)
  185. {
  186. at91_periph_clk_enable(ATMEL_ID_PIOA);
  187. at91_periph_clk_enable(ATMEL_ID_PIOB);
  188. at91_periph_clk_enable(ATMEL_ID_PIOC);
  189. at91_periph_clk_enable(ATMEL_ID_PIOD);
  190. board_uart1_hw_init();
  191. return 0;
  192. }
  193. int board_init(void)
  194. {
  195. /* address of boot parameters */
  196. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  197. #ifdef CONFIG_ATMEL_SPI
  198. board_spi0_hw_init();
  199. #endif
  200. #ifdef CONFIG_ATMEL_SDHCI
  201. #ifdef CONFIG_ATMEL_SDHCI0
  202. board_sdhci0_hw_init();
  203. #endif
  204. #ifdef CONFIG_ATMEL_SDHCI1
  205. board_sdhci1_hw_init();
  206. #endif
  207. #endif
  208. #ifdef CONFIG_MACB
  209. board_gmac_hw_init();
  210. #endif
  211. #ifdef CONFIG_LCD
  212. board_lcd_hw_init();
  213. #endif
  214. #ifdef CONFIG_CMD_USB
  215. board_usb_hw_init();
  216. #endif
  217. #ifdef CONFIG_USB_GADGET_ATMEL_USBA
  218. at91_udp_hw_init();
  219. #endif
  220. return 0;
  221. }
  222. int dram_init(void)
  223. {
  224. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  225. CONFIG_SYS_SDRAM_SIZE);
  226. return 0;
  227. }
  228. int board_eth_init(bd_t *bis)
  229. {
  230. int rc = 0;
  231. #ifdef CONFIG_MACB
  232. rc = macb_eth_initialize(0, (void *)ATMEL_BASE_GMAC, 0x00);
  233. #endif
  234. #ifdef CONFIG_USB_GADGET_ATMEL_USBA
  235. usba_udc_probe(&pdata);
  236. #ifdef CONFIG_USB_ETH_RNDIS
  237. usb_eth_initialize(bis);
  238. #endif
  239. #endif
  240. return rc;
  241. }