lpc.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /*
  2. * From coreboot southbridge/intel/bd82x6x/lpc.c
  3. *
  4. * Copyright (C) 2008-2009 coresystems GmbH
  5. *
  6. * SPDX-License-Identifier: GPL-2.0
  7. */
  8. #include <common.h>
  9. #include <errno.h>
  10. #include <fdtdec.h>
  11. #include <rtc.h>
  12. #include <pci.h>
  13. #include <asm/acpi.h>
  14. #include <asm/interrupt.h>
  15. #include <asm/io.h>
  16. #include <asm/ioapic.h>
  17. #include <asm/pci.h>
  18. #include <asm/arch/pch.h>
  19. #define NMI_OFF 0
  20. #define ENABLE_ACPI_MODE_IN_COREBOOT 0
  21. #define TEST_SMM_FLASH_LOCKDOWN 0
  22. static int pch_enable_apic(pci_dev_t dev)
  23. {
  24. u32 reg32;
  25. int i;
  26. /* Enable ACPI I/O and power management. Set SCI IRQ to IRQ9 */
  27. pci_write_config8(dev, ACPI_CNTL, 0x80);
  28. writel(0, IO_APIC_INDEX);
  29. writel(1 << 25, IO_APIC_DATA);
  30. /* affirm full set of redirection table entries ("write once") */
  31. writel(1, IO_APIC_INDEX);
  32. reg32 = readl(IO_APIC_DATA);
  33. writel(1, IO_APIC_INDEX);
  34. writel(reg32, IO_APIC_DATA);
  35. writel(0, IO_APIC_INDEX);
  36. reg32 = readl(IO_APIC_DATA);
  37. debug("PCH APIC ID = %x\n", (reg32 >> 24) & 0x0f);
  38. if (reg32 != (1 << 25)) {
  39. printf("APIC Error - cannot write to registers\n");
  40. return -EPERM;
  41. }
  42. debug("Dumping IOAPIC registers\n");
  43. for (i = 0; i < 3; i++) {
  44. writel(i, IO_APIC_INDEX);
  45. debug(" reg 0x%04x:", i);
  46. reg32 = readl(IO_APIC_DATA);
  47. debug(" 0x%08x\n", reg32);
  48. }
  49. /* Select Boot Configuration register. */
  50. writel(3, IO_APIC_INDEX);
  51. /* Use Processor System Bus to deliver interrupts. */
  52. writel(1, IO_APIC_DATA);
  53. return 0;
  54. }
  55. static void pch_enable_serial_irqs(pci_dev_t dev)
  56. {
  57. u32 value;
  58. /* Set packet length and toggle silent mode bit for one frame. */
  59. value = (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0);
  60. #ifdef CONFIG_SERIRQ_CONTINUOUS_MODE
  61. pci_write_config8(dev, SERIRQ_CNTL, value);
  62. #else
  63. pci_write_config8(dev, SERIRQ_CNTL, value | (1 << 6));
  64. #endif
  65. }
  66. static int pch_pirq_init(const void *blob, int node, pci_dev_t dev)
  67. {
  68. uint8_t route[8], *ptr;
  69. if (fdtdec_get_byte_array(blob, node, "intel,pirq-routing", route,
  70. sizeof(route)))
  71. return -EINVAL;
  72. ptr = route;
  73. pci_write_config8(dev, PIRQA_ROUT, *ptr++);
  74. pci_write_config8(dev, PIRQB_ROUT, *ptr++);
  75. pci_write_config8(dev, PIRQC_ROUT, *ptr++);
  76. pci_write_config8(dev, PIRQD_ROUT, *ptr++);
  77. pci_write_config8(dev, PIRQE_ROUT, *ptr++);
  78. pci_write_config8(dev, PIRQF_ROUT, *ptr++);
  79. pci_write_config8(dev, PIRQG_ROUT, *ptr++);
  80. pci_write_config8(dev, PIRQH_ROUT, *ptr++);
  81. /*
  82. * TODO(sjg@chromium.org): U-Boot does not set up the interrupts
  83. * here. It's unclear if it is needed
  84. */
  85. return 0;
  86. }
  87. static int pch_gpi_routing(const void *blob, int node, pci_dev_t dev)
  88. {
  89. u8 route[16];
  90. u32 reg;
  91. int gpi;
  92. if (fdtdec_get_byte_array(blob, node, "intel,gpi-routing", route,
  93. sizeof(route)))
  94. return -EINVAL;
  95. for (reg = 0, gpi = 0; gpi < ARRAY_SIZE(route); gpi++)
  96. reg |= route[gpi] << (gpi * 2);
  97. pci_write_config32(dev, 0xb8, reg);
  98. return 0;
  99. }
  100. static int pch_power_options(const void *blob, int node, pci_dev_t dev)
  101. {
  102. u8 reg8;
  103. u16 reg16, pmbase;
  104. u32 reg32;
  105. const char *state;
  106. int pwr_on;
  107. int nmi_option;
  108. int ret;
  109. /*
  110. * Which state do we want to goto after g3 (power restored)?
  111. * 0 == S0 Full On
  112. * 1 == S5 Soft Off
  113. *
  114. * If the option is not existent (Laptops), use Kconfig setting.
  115. * TODO(sjg@chromium.org): Make this configurable
  116. */
  117. pwr_on = MAINBOARD_POWER_ON;
  118. reg16 = pci_read_config16(dev, GEN_PMCON_3);
  119. reg16 &= 0xfffe;
  120. switch (pwr_on) {
  121. case MAINBOARD_POWER_OFF:
  122. reg16 |= 1;
  123. state = "off";
  124. break;
  125. case MAINBOARD_POWER_ON:
  126. reg16 &= ~1;
  127. state = "on";
  128. break;
  129. case MAINBOARD_POWER_KEEP:
  130. reg16 &= ~1;
  131. state = "state keep";
  132. break;
  133. default:
  134. state = "undefined";
  135. }
  136. reg16 &= ~(3 << 4); /* SLP_S4# Assertion Stretch 4s */
  137. reg16 |= (1 << 3); /* SLP_S4# Assertion Stretch Enable */
  138. reg16 &= ~(1 << 10);
  139. reg16 |= (1 << 11); /* SLP_S3# Min Assertion Width 50ms */
  140. reg16 |= (1 << 12); /* Disable SLP stretch after SUS well */
  141. pci_write_config16(dev, GEN_PMCON_3, reg16);
  142. debug("Set power %s after power failure.\n", state);
  143. /* Set up NMI on errors. */
  144. reg8 = inb(0x61);
  145. reg8 &= 0x0f; /* Higher Nibble must be 0 */
  146. reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
  147. reg8 |= (1 << 2); /* PCI SERR# Disable for now */
  148. outb(reg8, 0x61);
  149. reg8 = inb(0x70);
  150. /* TODO(sjg@chromium.org): Make this configurable */
  151. nmi_option = NMI_OFF;
  152. if (nmi_option) {
  153. debug("NMI sources enabled.\n");
  154. reg8 &= ~(1 << 7); /* Set NMI. */
  155. } else {
  156. debug("NMI sources disabled.\n");
  157. /* Can't mask NMI from PCI-E and NMI_NOW */
  158. reg8 |= (1 << 7);
  159. }
  160. outb(reg8, 0x70);
  161. /* Enable CPU_SLP# and Intel Speedstep, set SMI# rate down */
  162. reg16 = pci_read_config16(dev, GEN_PMCON_1);
  163. reg16 &= ~(3 << 0); /* SMI# rate 1 minute */
  164. reg16 &= ~(1 << 10); /* Disable BIOS_PCI_EXP_EN for native PME */
  165. #if DEBUG_PERIODIC_SMIS
  166. /* Set DEBUG_PERIODIC_SMIS in pch.h to debug using periodic SMIs */
  167. reg16 |= (3 << 0); /* Periodic SMI every 8s */
  168. #endif
  169. pci_write_config16(dev, GEN_PMCON_1, reg16);
  170. /* Set the board's GPI routing. */
  171. ret = pch_gpi_routing(blob, node, dev);
  172. if (ret)
  173. return ret;
  174. pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
  175. writel(pmbase + GPE0_EN, fdtdec_get_int(blob, node,
  176. "intel,gpe0-enable", 0));
  177. writew(pmbase + ALT_GP_SMI_EN, fdtdec_get_int(blob, node,
  178. "intel,alt-gp-smi-enable", 0));
  179. /* Set up power management block and determine sleep mode */
  180. reg32 = inl(pmbase + 0x04); /* PM1_CNT */
  181. reg32 &= ~(7 << 10); /* SLP_TYP */
  182. reg32 |= (1 << 0); /* SCI_EN */
  183. outl(reg32, pmbase + 0x04);
  184. /* Clear magic status bits to prevent unexpected wake */
  185. setbits_le32(RCB_REG(0x3310), (1 << 4) | (1 << 5) | (1 << 0));
  186. clrbits_le32(RCB_REG(0x3f02), 0xf);
  187. return 0;
  188. }
  189. static void pch_rtc_init(pci_dev_t dev)
  190. {
  191. int rtc_failed;
  192. u8 reg8;
  193. reg8 = pci_read_config8(dev, GEN_PMCON_3);
  194. rtc_failed = reg8 & RTC_BATTERY_DEAD;
  195. if (rtc_failed) {
  196. reg8 &= ~RTC_BATTERY_DEAD;
  197. pci_write_config8(dev, GEN_PMCON_3, reg8);
  198. }
  199. debug("rtc_failed = 0x%x\n", rtc_failed);
  200. #if CONFIG_HAVE_ACPI_RESUME
  201. /* Avoid clearing pending interrupts and resetting the RTC control
  202. * register in the resume path because the Linux kernel relies on
  203. * this to know if it should restart the RTC timerqueue if the wake
  204. * was due to the RTC alarm.
  205. */
  206. if (acpi_get_slp_type() == 3)
  207. return;
  208. #endif
  209. /* TODO: Handle power failure */
  210. if (rtc_failed)
  211. printf("RTC power failed\n");
  212. rtc_init();
  213. }
  214. /* CougarPoint PCH Power Management init */
  215. static void cpt_pm_init(pci_dev_t dev)
  216. {
  217. debug("CougarPoint PM init\n");
  218. pci_write_config8(dev, 0xa9, 0x47);
  219. setbits_le32(RCB_REG(0x2238), (1 << 6) | (1 << 0));
  220. setbits_le32(RCB_REG(0x228c), 1 << 0);
  221. setbits_le32(RCB_REG(0x1100), (1 << 13) | (1 << 14));
  222. setbits_le32(RCB_REG(0x0900), 1 << 14);
  223. writel(0xc0388400, RCB_REG(0x2304));
  224. setbits_le32(RCB_REG(0x2314), (1 << 5) | (1 << 18));
  225. setbits_le32(RCB_REG(0x2320), (1 << 15) | (1 << 1));
  226. clrsetbits_le32(RCB_REG(0x3314), ~0x1f, 0xf);
  227. writel(0x050f0000, RCB_REG(0x3318));
  228. writel(0x04000000, RCB_REG(0x3324));
  229. setbits_le32(RCB_REG(0x3340), 0xfffff);
  230. setbits_le32(RCB_REG(0x3344), 1 << 1);
  231. writel(0x0001c000, RCB_REG(0x3360));
  232. writel(0x00061100, RCB_REG(0x3368));
  233. writel(0x7f8fdfff, RCB_REG(0x3378));
  234. writel(0x000003fc, RCB_REG(0x337c));
  235. writel(0x00001000, RCB_REG(0x3388));
  236. writel(0x0001c000, RCB_REG(0x3390));
  237. writel(0x00000800, RCB_REG(0x33a0));
  238. writel(0x00001000, RCB_REG(0x33b0));
  239. writel(0x00093900, RCB_REG(0x33c0));
  240. writel(0x24653002, RCB_REG(0x33cc));
  241. writel(0x062108fe, RCB_REG(0x33d0));
  242. clrsetbits_le32(RCB_REG(0x33d4), 0x0fff0fff, 0x00670060);
  243. writel(0x01010000, RCB_REG(0x3a28));
  244. writel(0x01010404, RCB_REG(0x3a2c));
  245. writel(0x01041041, RCB_REG(0x3a80));
  246. clrsetbits_le32(RCB_REG(0x3a84), 0x0000ffff, 0x00001001);
  247. setbits_le32(RCB_REG(0x3a84), 1 << 24); /* SATA 2/3 disabled */
  248. setbits_le32(RCB_REG(0x3a88), 1 << 0); /* SATA 4/5 disabled */
  249. writel(0x00000001, RCB_REG(0x3a6c));
  250. clrsetbits_le32(RCB_REG(0x2344), ~0x00ffff00, 0xff00000c);
  251. clrsetbits_le32(RCB_REG(0x80c), 0xff << 20, 0x11 << 20);
  252. writel(0, RCB_REG(0x33c8));
  253. setbits_le32(RCB_REG(0x21b0), 0xf);
  254. }
  255. /* PantherPoint PCH Power Management init */
  256. static void ppt_pm_init(pci_dev_t dev)
  257. {
  258. debug("PantherPoint PM init\n");
  259. pci_write_config8(dev, 0xa9, 0x47);
  260. setbits_le32(RCB_REG(0x2238), 1 << 0);
  261. setbits_le32(RCB_REG(0x228c), 1 << 0);
  262. setbits_le16(RCB_REG(0x1100), (1 << 13) | (1 << 14));
  263. setbits_le16(RCB_REG(0x0900), 1 << 14);
  264. writel(0xc03b8400, RCB_REG(0x2304));
  265. setbits_le32(RCB_REG(0x2314), (1 << 5) | (1 << 18));
  266. setbits_le32(RCB_REG(0x2320), (1 << 15) | (1 << 1));
  267. clrsetbits_le32(RCB_REG(0x3314), 0x1f, 0xf);
  268. writel(0x054f0000, RCB_REG(0x3318));
  269. writel(0x04000000, RCB_REG(0x3324));
  270. setbits_le32(RCB_REG(0x3340), 0xfffff);
  271. setbits_le32(RCB_REG(0x3344), (1 << 1) | (1 << 0));
  272. writel(0x0001c000, RCB_REG(0x3360));
  273. writel(0x00061100, RCB_REG(0x3368));
  274. writel(0x7f8fdfff, RCB_REG(0x3378));
  275. writel(0x000003fd, RCB_REG(0x337c));
  276. writel(0x00001000, RCB_REG(0x3388));
  277. writel(0x0001c000, RCB_REG(0x3390));
  278. writel(0x00000800, RCB_REG(0x33a0));
  279. writel(0x00001000, RCB_REG(0x33b0));
  280. writel(0x00093900, RCB_REG(0x33c0));
  281. writel(0x24653002, RCB_REG(0x33cc));
  282. writel(0x067388fe, RCB_REG(0x33d0));
  283. clrsetbits_le32(RCB_REG(0x33d4), 0x0fff0fff, 0x00670060);
  284. writel(0x01010000, RCB_REG(0x3a28));
  285. writel(0x01010404, RCB_REG(0x3a2c));
  286. writel(0x01040000, RCB_REG(0x3a80));
  287. clrsetbits_le32(RCB_REG(0x3a84), 0x0000ffff, 0x00001001);
  288. /* SATA 2/3 disabled */
  289. setbits_le32(RCB_REG(0x3a84), 1 << 24);
  290. /* SATA 4/5 disabled */
  291. setbits_le32(RCB_REG(0x3a88), 1 << 0);
  292. writel(0x00000001, RCB_REG(0x3a6c));
  293. clrsetbits_le32(RCB_REG(0x2344), 0xff0000ff, 0xff00000c);
  294. clrsetbits_le32(RCB_REG(0x80c), 0xff << 20, 0x11 << 20);
  295. setbits_le32(RCB_REG(0x33a4), (1 << 0));
  296. writel(0, RCB_REG(0x33c8));
  297. setbits_le32(RCB_REG(0x21b0), 0xf);
  298. }
  299. static void enable_hpet(void)
  300. {
  301. /* Move HPET to default address 0xfed00000 and enable it */
  302. clrsetbits_le32(RCB_REG(HPTC), 3 << 0, 1 << 7);
  303. }
  304. static void enable_clock_gating(pci_dev_t dev)
  305. {
  306. u32 reg32;
  307. u16 reg16;
  308. setbits_le32(RCB_REG(0x2234), 0xf);
  309. reg16 = pci_read_config16(dev, GEN_PMCON_1);
  310. reg16 |= (1 << 2) | (1 << 11);
  311. pci_write_config16(dev, GEN_PMCON_1, reg16);
  312. pch_iobp_update(0xEB007F07, ~0UL, (1 << 31));
  313. pch_iobp_update(0xEB004000, ~0UL, (1 << 7));
  314. pch_iobp_update(0xEC007F07, ~0UL, (1 << 31));
  315. pch_iobp_update(0xEC004000, ~0UL, (1 << 7));
  316. reg32 = readl(RCB_REG(CG));
  317. reg32 |= (1 << 31);
  318. reg32 |= (1 << 29) | (1 << 28);
  319. reg32 |= (1 << 27) | (1 << 26) | (1 << 25) | (1 << 24);
  320. reg32 |= (1 << 16);
  321. reg32 |= (1 << 17);
  322. reg32 |= (1 << 18);
  323. reg32 |= (1 << 22);
  324. reg32 |= (1 << 23);
  325. reg32 &= ~(1 << 20);
  326. reg32 |= (1 << 19);
  327. reg32 |= (1 << 0);
  328. reg32 |= (0xf << 1);
  329. writel(reg32, RCB_REG(CG));
  330. setbits_le32(RCB_REG(0x38c0), 0x7);
  331. setbits_le32(RCB_REG(0x36d4), 0x6680c004);
  332. setbits_le32(RCB_REG(0x3564), 0x3);
  333. }
  334. #if CONFIG_HAVE_SMI_HANDLER
  335. static void pch_lock_smm(pci_dev_t dev)
  336. {
  337. #if TEST_SMM_FLASH_LOCKDOWN
  338. u8 reg8;
  339. #endif
  340. if (acpi_slp_type != 3) {
  341. #if ENABLE_ACPI_MODE_IN_COREBOOT
  342. debug("Enabling ACPI via APMC:\n");
  343. outb(0xe1, 0xb2); /* Enable ACPI mode */
  344. debug("done.\n");
  345. #else
  346. debug("Disabling ACPI via APMC:\n");
  347. outb(0x1e, 0xb2); /* Disable ACPI mode */
  348. debug("done.\n");
  349. #endif
  350. }
  351. /* Don't allow evil boot loaders, kernels, or
  352. * userspace applications to deceive us:
  353. */
  354. smm_lock();
  355. #if TEST_SMM_FLASH_LOCKDOWN
  356. /* Now try this: */
  357. debug("Locking BIOS to RO... ");
  358. reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
  359. debug(" BLE: %s; BWE: %s\n", (reg8 & 2) ? "on" : "off",
  360. (reg8 & 1) ? "rw" : "ro");
  361. reg8 &= ~(1 << 0); /* clear BIOSWE */
  362. pci_write_config8(dev, 0xdc, reg8);
  363. reg8 |= (1 << 1); /* set BLE */
  364. pci_write_config8(dev, 0xdc, reg8);
  365. debug("ok.\n");
  366. reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
  367. debug(" BLE: %s; BWE: %s\n", (reg8 & 2) ? "on" : "off",
  368. (reg8 & 1) ? "rw" : "ro");
  369. debug("Writing:\n");
  370. writeb(0, 0xfff00000);
  371. debug("Testing:\n");
  372. reg8 |= (1 << 0); /* set BIOSWE */
  373. pci_write_config8(dev, 0xdc, reg8);
  374. reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
  375. debug(" BLE: %s; BWE: %s\n", (reg8 & 2) ? "on" : "off",
  376. (reg8 & 1) ? "rw" : "ro");
  377. debug("Done.\n");
  378. #endif
  379. }
  380. #endif
  381. static void pch_disable_smm_only_flashing(pci_dev_t dev)
  382. {
  383. u8 reg8;
  384. debug("Enabling BIOS updates outside of SMM... ");
  385. reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
  386. reg8 &= ~(1 << 5);
  387. pci_write_config8(dev, 0xdc, reg8);
  388. }
  389. static void pch_fixups(pci_dev_t dev)
  390. {
  391. u8 gen_pmcon_2;
  392. /* Indicate DRAM init done for MRC S3 to know it can resume */
  393. gen_pmcon_2 = pci_read_config8(dev, GEN_PMCON_2);
  394. gen_pmcon_2 |= (1 << 7);
  395. pci_write_config8(dev, GEN_PMCON_2, gen_pmcon_2);
  396. /* Enable DMI ASPM in the PCH */
  397. clrbits_le32(RCB_REG(0x2304), 1 << 10);
  398. setbits_le32(RCB_REG(0x21a4), (1 << 11) | (1 << 10));
  399. setbits_le32(RCB_REG(0x21a8), 0x3);
  400. }
  401. int lpc_early_init(const void *blob, int node, pci_dev_t dev)
  402. {
  403. struct reg_info {
  404. u32 base;
  405. u32 size;
  406. } values[4], *ptr;
  407. int count;
  408. int i;
  409. count = fdtdec_get_int_array_count(blob, node, "intel,gen-dec",
  410. (u32 *)values, sizeof(values) / sizeof(u32));
  411. if (count < 0)
  412. return -EINVAL;
  413. /* Set COM1/COM2 decode range */
  414. pci_write_config16(dev, LPC_IO_DEC, 0x0010);
  415. /* Enable PS/2 Keyboard/Mouse, EC areas and COM1 */
  416. pci_write_config16(dev, LPC_EN, KBC_LPC_EN | MC_LPC_EN |
  417. GAMEL_LPC_EN | COMA_LPC_EN);
  418. /* Write all registers but use 0 if we run out of data */
  419. count = count * sizeof(u32) / sizeof(values[0]);
  420. for (i = 0, ptr = values; i < ARRAY_SIZE(values); i++, ptr++) {
  421. u32 reg = 0;
  422. if (i < count)
  423. reg = ptr->base | PCI_COMMAND_IO | (ptr->size << 16);
  424. pci_write_config32(dev, LPC_GENX_DEC(i), reg);
  425. }
  426. return 0;
  427. }
  428. int lpc_init(struct pci_controller *hose, pci_dev_t dev)
  429. {
  430. const void *blob = gd->fdt_blob;
  431. int node;
  432. debug("pch: lpc_init\n");
  433. pci_write_bar32(hose, dev, 0, 0);
  434. pci_write_bar32(hose, dev, 1, 0xff800000);
  435. pci_write_bar32(hose, dev, 2, 0xfec00000);
  436. pci_write_bar32(hose, dev, 3, 0x800);
  437. pci_write_bar32(hose, dev, 4, 0x900);
  438. node = fdtdec_next_compatible(blob, 0, COMPAT_INTEL_LPC);
  439. if (node < 0)
  440. return -ENOENT;
  441. /* Set the value for PCI command register. */
  442. pci_write_config16(dev, PCI_COMMAND, 0x000f);
  443. /* IO APIC initialization. */
  444. pch_enable_apic(dev);
  445. pch_enable_serial_irqs(dev);
  446. /* Setup the PIRQ. */
  447. pch_pirq_init(blob, node, dev);
  448. /* Setup power options. */
  449. pch_power_options(blob, node, dev);
  450. /* Initialize power management */
  451. switch (pch_silicon_type()) {
  452. case PCH_TYPE_CPT: /* CougarPoint */
  453. cpt_pm_init(dev);
  454. break;
  455. case PCH_TYPE_PPT: /* PantherPoint */
  456. ppt_pm_init(dev);
  457. break;
  458. default:
  459. printf("Unknown Chipset: %#02x.%dx\n", PCI_DEV(dev),
  460. PCI_FUNC(dev));
  461. return -ENOSYS;
  462. }
  463. /* Initialize the real time clock. */
  464. pch_rtc_init(dev);
  465. /* Initialize the High Precision Event Timers, if present. */
  466. enable_hpet();
  467. /* Initialize Clock Gating */
  468. enable_clock_gating(dev);
  469. pch_disable_smm_only_flashing(dev);
  470. #if CONFIG_HAVE_SMI_HANDLER
  471. pch_lock_smm(dev);
  472. #endif
  473. pch_fixups(dev);
  474. return 0;
  475. }
  476. void lpc_enable(pci_dev_t dev)
  477. {
  478. /* Enable PCH Display Port */
  479. writew(0x0010, RCB_REG(DISPBDF));
  480. setbits_le32(RCB_REG(FD2), PCH_ENABLE_DBDF);
  481. }