cpu.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * (C) Copyright 2006-2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _CPU_H
  8. #define _CPU_H
  9. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  10. #include <asm/types.h>
  11. #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
  12. #include <asm/arch/hardware.h>
  13. #ifndef __KERNEL_STRICT_NAMES
  14. #ifndef __ASSEMBLY__
  15. struct gptimer {
  16. u32 tidr; /* 0x00 r */
  17. u8 res[0xc];
  18. u32 tiocp_cfg; /* 0x10 rw */
  19. u32 tistat; /* 0x14 r */
  20. u32 tisr; /* 0x18 rw */
  21. u32 tier; /* 0x1c rw */
  22. u32 twer; /* 0x20 rw */
  23. u32 tclr; /* 0x24 rw */
  24. u32 tcrr; /* 0x28 rw */
  25. u32 tldr; /* 0x2c rw */
  26. u32 ttgr; /* 0x30 rw */
  27. u32 twpc; /* 0x34 r */
  28. u32 tmar; /* 0x38 rw */
  29. u32 tcar1; /* 0x3c r */
  30. u32 tcicr; /* 0x40 rw */
  31. u32 tcar2; /* 0x44 r */
  32. };
  33. #endif /* __ASSEMBLY__ */
  34. #endif /* __KERNEL_STRICT_NAMES */
  35. /* enable sys_clk NO-prescale /1 */
  36. #define GPT_EN ((0x0 << 2) | (0x1 << 1) | (0x1 << 0))
  37. /* Watchdog */
  38. #ifndef __KERNEL_STRICT_NAMES
  39. #ifndef __ASSEMBLY__
  40. struct watchdog {
  41. u8 res1[0x34];
  42. u32 wwps; /* 0x34 r */
  43. u8 res2[0x10];
  44. u32 wspr; /* 0x48 rw */
  45. };
  46. #endif /* __ASSEMBLY__ */
  47. #endif /* __KERNEL_STRICT_NAMES */
  48. #define WD_UNLOCK1 0xAAAA
  49. #define WD_UNLOCK2 0x5555
  50. #define TCLR_ST (0x1 << 0)
  51. #define TCLR_AR (0x1 << 1)
  52. #define TCLR_PRE (0x1 << 5)
  53. /* I2C base */
  54. #define I2C_BASE1 (OMAP44XX_L4_PER_BASE + 0x70000)
  55. #define I2C_BASE2 (OMAP44XX_L4_PER_BASE + 0x72000)
  56. #define I2C_BASE3 (OMAP44XX_L4_PER_BASE + 0x60000)
  57. #define I2C_BASE4 (OMAP44XX_L4_PER_BASE + 0x350000)
  58. /* MUSB base */
  59. #define MUSB_BASE (OMAP44XX_L4_CORE_BASE + 0xAB000)
  60. /* OMAP4 GPIO registers */
  61. #define OMAP_GPIO_REVISION 0x0000
  62. #define OMAP_GPIO_SYSCONFIG 0x0010
  63. #define OMAP_GPIO_SYSSTATUS 0x0114
  64. #define OMAP_GPIO_IRQSTATUS1 0x0118
  65. #define OMAP_GPIO_IRQSTATUS2 0x0128
  66. #define OMAP_GPIO_IRQENABLE2 0x012c
  67. #define OMAP_GPIO_IRQENABLE1 0x011c
  68. #define OMAP_GPIO_WAKE_EN 0x0120
  69. #define OMAP_GPIO_CTRL 0x0130
  70. #define OMAP_GPIO_OE 0x0134
  71. #define OMAP_GPIO_DATAIN 0x0138
  72. #define OMAP_GPIO_DATAOUT 0x013c
  73. #define OMAP_GPIO_LEVELDETECT0 0x0140
  74. #define OMAP_GPIO_LEVELDETECT1 0x0144
  75. #define OMAP_GPIO_RISINGDETECT 0x0148
  76. #define OMAP_GPIO_FALLINGDETECT 0x014c
  77. #define OMAP_GPIO_DEBOUNCE_EN 0x0150
  78. #define OMAP_GPIO_DEBOUNCE_VAL 0x0154
  79. #define OMAP_GPIO_CLEARIRQENABLE1 0x0160
  80. #define OMAP_GPIO_SETIRQENABLE1 0x0164
  81. #define OMAP_GPIO_CLEARWKUENA 0x0180
  82. #define OMAP_GPIO_SETWKUENA 0x0184
  83. #define OMAP_GPIO_CLEARDATAOUT 0x0190
  84. #define OMAP_GPIO_SETDATAOUT 0x0194
  85. /*
  86. * PRCM
  87. */
  88. /* PRM */
  89. #define PRM_BASE 0x4A306000
  90. #define PRM_DEVICE_BASE (PRM_BASE + 0x1B00)
  91. #define PRM_RSTCTRL PRM_DEVICE_BASE
  92. #define PRM_RSTCTRL_RESET 0x01
  93. #define PRM_RSTST (PRM_DEVICE_BASE + 0x4)
  94. #define PRM_RSTST_WARM_RESET_MASK 0x07EA
  95. #endif /* _CPU_H */