t102xrdb.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <command.h>
  8. #include <i2c.h>
  9. #include <netdev.h>
  10. #include <linux/compiler.h>
  11. #include <asm/mmu.h>
  12. #include <asm/processor.h>
  13. #include <asm/immap_85xx.h>
  14. #include <asm/fsl_law.h>
  15. #include <asm/fsl_serdes.h>
  16. #include <asm/fsl_liodn.h>
  17. #include <fm_eth.h>
  18. #include "t102xrdb.h"
  19. #ifdef CONFIG_TARGET_T1024RDB
  20. #include "cpld.h"
  21. #elif defined(CONFIG_TARGET_T1023RDB)
  22. #include <i2c.h>
  23. #include <mmc.h>
  24. #endif
  25. #include "../common/sleep.h"
  26. DECLARE_GLOBAL_DATA_PTR;
  27. #ifdef CONFIG_TARGET_T1023RDB
  28. enum {
  29. GPIO1_SD_SEL = 0x00020000, /* GPIO1_14, 0: eMMC, 1:SD/MMC */
  30. GPIO1_EMMC_SEL,
  31. GPIO3_GET_VERSION, /* GPIO3_4/5, 00:RevB, 01: RevC */
  32. GPIO3_BRD_VER_MASK = 0x0c000000,
  33. GPIO3_OFFSET = 0x2000,
  34. I2C_GET_BANK,
  35. I2C_SET_BANK0,
  36. I2C_SET_BANK4,
  37. };
  38. #endif
  39. int checkboard(void)
  40. {
  41. struct cpu_type *cpu = gd->arch.cpu;
  42. static const char *freq[3] = {"100.00MHZ", "125.00MHz", "156.25MHZ"};
  43. ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  44. u32 srds_s1;
  45. srds_s1 = in_be32(&gur->rcwsr[4]) & FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
  46. srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
  47. printf("Board: %sRDB, ", cpu->name);
  48. #if defined(CONFIG_TARGET_T1024RDB)
  49. printf("Board rev: 0x%02x CPLD ver: 0x%02x, ",
  50. CPLD_READ(hw_ver), CPLD_READ(sw_ver));
  51. #elif defined(CONFIG_TARGET_T1023RDB)
  52. printf("Rev%c, ", t1023rdb_ctrl(GPIO3_GET_VERSION) + 'B');
  53. #endif
  54. printf("boot from ");
  55. #ifdef CONFIG_SDCARD
  56. puts("SD/MMC\n");
  57. #elif CONFIG_SPIFLASH
  58. puts("SPI\n");
  59. #elif defined(CONFIG_TARGET_T1024RDB)
  60. u8 reg;
  61. reg = CPLD_READ(flash_csr);
  62. if (reg & CPLD_BOOT_SEL) {
  63. puts("NAND\n");
  64. } else {
  65. reg = ((reg & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
  66. printf("NOR vBank%d\n", reg);
  67. }
  68. #elif defined(CONFIG_TARGET_T1023RDB)
  69. #ifdef CONFIG_NAND
  70. puts("NAND\n");
  71. #else
  72. printf("NOR vBank%d\n", t1023rdb_ctrl(I2C_GET_BANK));
  73. #endif
  74. #endif
  75. puts("SERDES Reference Clocks:\n");
  76. if (srds_s1 == 0x95)
  77. printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[2], freq[0]);
  78. else
  79. printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[0], freq[1]);
  80. return 0;
  81. }
  82. #ifdef CONFIG_TARGET_T1024RDB
  83. static void board_mux_lane(void)
  84. {
  85. ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  86. u32 srds_prtcl_s1;
  87. u8 reg = CPLD_READ(misc_ctl_status);
  88. srds_prtcl_s1 = in_be32(&gur->rcwsr[4]) &
  89. FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
  90. srds_prtcl_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
  91. if (srds_prtcl_s1 == 0x95) {
  92. /* Route Lane B to PCIE */
  93. CPLD_WRITE(misc_ctl_status, reg & ~CPLD_PCIE_SGMII_MUX);
  94. } else {
  95. /* Route Lane B to SGMII */
  96. CPLD_WRITE(misc_ctl_status, reg | CPLD_PCIE_SGMII_MUX);
  97. }
  98. CPLD_WRITE(boot_override, CPLD_OVERRIDE_MUX_EN);
  99. }
  100. #endif
  101. int board_early_init_f(void)
  102. {
  103. #if defined(CONFIG_DEEP_SLEEP)
  104. if (is_warm_boot())
  105. fsl_dp_disable_console();
  106. #endif
  107. return 0;
  108. }
  109. int board_early_init_r(void)
  110. {
  111. #ifdef CONFIG_SYS_FLASH_BASE
  112. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  113. int flash_esel = find_tlb_idx((void *)flashbase, 1);
  114. /*
  115. * Remap Boot flash region to caching-inhibited
  116. * so that flash can be erased properly.
  117. */
  118. /* Flush d-cache and invalidate i-cache of any FLASH data */
  119. flush_dcache();
  120. invalidate_icache();
  121. if (flash_esel == -1) {
  122. /* very unlikely unless something is messed up */
  123. puts("Error: Could not find TLB for FLASH BASE\n");
  124. flash_esel = 2; /* give our best effort to continue */
  125. } else {
  126. /* invalidate existing TLB entry for flash + promjet */
  127. disable_tlb(flash_esel);
  128. }
  129. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  130. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  131. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  132. #endif
  133. #ifdef CONFIG_TARGET_T1024RDB
  134. board_mux_lane();
  135. #endif
  136. return 0;
  137. }
  138. unsigned long get_board_sys_clk(void)
  139. {
  140. return CONFIG_SYS_CLK_FREQ;
  141. }
  142. unsigned long get_board_ddr_clk(void)
  143. {
  144. return CONFIG_DDR_CLK_FREQ;
  145. }
  146. #ifdef CONFIG_TARGET_T1024RDB
  147. void board_reset(void)
  148. {
  149. CPLD_WRITE(reset_ctl1, CPLD_LBMAP_RESET);
  150. }
  151. #endif
  152. int misc_init_r(void)
  153. {
  154. return 0;
  155. }
  156. int ft_board_setup(void *blob, bd_t *bd)
  157. {
  158. phys_addr_t base;
  159. phys_size_t size;
  160. ft_cpu_setup(blob, bd);
  161. base = env_get_bootm_low();
  162. size = env_get_bootm_size();
  163. fdt_fixup_memory(blob, (u64)base, (u64)size);
  164. #ifdef CONFIG_PCI
  165. pci_of_setup(blob, bd);
  166. #endif
  167. fdt_fixup_liodn(blob);
  168. fsl_fdt_fixup_dr_usb(blob, bd);
  169. #ifdef CONFIG_SYS_DPAA_FMAN
  170. fdt_fixup_fman_ethernet(blob);
  171. fdt_fixup_board_enet(blob);
  172. #endif
  173. #ifdef CONFIG_TARGET_T1023RDB
  174. if (t1023rdb_ctrl(GPIO3_GET_VERSION) > 0)
  175. fdt_enable_nor(blob);
  176. #endif
  177. return 0;
  178. }
  179. #ifdef CONFIG_TARGET_T1023RDB
  180. /* Enable NOR flash for RevC */
  181. static void fdt_enable_nor(void *blob)
  182. {
  183. int nodeoff = fdt_node_offset_by_compatible(blob, 0, "cfi-flash");
  184. if (nodeoff >= 0)
  185. fdt_status_okay(blob, nodeoff);
  186. else
  187. printf("WARNING unable to set status for NOR\n");
  188. }
  189. int board_mmc_getcd(struct mmc *mmc)
  190. {
  191. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  192. u32 val = in_be32(&pgpio->gpdat);
  193. /* GPIO1_14, 0: eMMC, 1: SD/MMC */
  194. val &= GPIO1_SD_SEL;
  195. return val ? -1 : 1;
  196. }
  197. int board_mmc_getwp(struct mmc *mmc)
  198. {
  199. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  200. u32 val = in_be32(&pgpio->gpdat);
  201. val &= GPIO1_SD_SEL;
  202. return val ? -1 : 0;
  203. }
  204. static u32 t1023rdb_ctrl(u32 ctrl_type)
  205. {
  206. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  207. ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  208. u32 val, orig_bus = i2c_get_bus_num();
  209. u8 tmp;
  210. switch (ctrl_type) {
  211. case GPIO1_SD_SEL:
  212. val = in_be32(&pgpio->gpdat);
  213. val |= GPIO1_SD_SEL;
  214. out_be32(&pgpio->gpdat, val);
  215. setbits_be32(&pgpio->gpdir, GPIO1_SD_SEL);
  216. break;
  217. case GPIO1_EMMC_SEL:
  218. val = in_be32(&pgpio->gpdat);
  219. val &= ~GPIO1_SD_SEL;
  220. out_be32(&pgpio->gpdat, val);
  221. setbits_be32(&pgpio->gpdir, GPIO1_SD_SEL);
  222. break;
  223. case GPIO3_GET_VERSION:
  224. pgpio = (ccsr_gpio_t *)(CONFIG_SYS_MPC85xx_GPIO_ADDR
  225. + GPIO3_OFFSET);
  226. val = in_be32(&pgpio->gpdat);
  227. val = ((val & GPIO3_BRD_VER_MASK) >> 26) & 0x3;
  228. if (val == 0x3) /* GPIO3_4/5 not used on RevB */
  229. val = 0;
  230. return val;
  231. case I2C_GET_BANK:
  232. i2c_set_bus_num(I2C_PCA6408_BUS_NUM);
  233. i2c_read(I2C_PCA6408_ADDR, 0, 1, &tmp, 1);
  234. tmp &= 0x7;
  235. tmp = ((tmp & 1) << 2) | (tmp & 2) | ((tmp & 4) >> 2);
  236. i2c_set_bus_num(orig_bus);
  237. return tmp;
  238. case I2C_SET_BANK0:
  239. i2c_set_bus_num(I2C_PCA6408_BUS_NUM);
  240. tmp = 0x0;
  241. i2c_write(I2C_PCA6408_ADDR, 1, 1, &tmp, 1);
  242. tmp = 0xf8;
  243. i2c_write(I2C_PCA6408_ADDR, 3, 1, &tmp, 1);
  244. /* asserting HRESET_REQ */
  245. out_be32(&gur->rstcr, 0x2);
  246. break;
  247. case I2C_SET_BANK4:
  248. i2c_set_bus_num(I2C_PCA6408_BUS_NUM);
  249. tmp = 0x1;
  250. i2c_write(I2C_PCA6408_ADDR, 1, 1, &tmp, 1);
  251. tmp = 0xf8;
  252. i2c_write(I2C_PCA6408_ADDR, 3, 1, &tmp, 1);
  253. out_be32(&gur->rstcr, 0x2);
  254. break;
  255. default:
  256. break;
  257. }
  258. return 0;
  259. }
  260. static int switch_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
  261. char * const argv[])
  262. {
  263. if (argc < 2)
  264. return CMD_RET_USAGE;
  265. if (!strcmp(argv[1], "bank0"))
  266. t1023rdb_ctrl(I2C_SET_BANK0);
  267. else if (!strcmp(argv[1], "bank4") || !strcmp(argv[1], "altbank"))
  268. t1023rdb_ctrl(I2C_SET_BANK4);
  269. else if (!strcmp(argv[1], "sd"))
  270. t1023rdb_ctrl(GPIO1_SD_SEL);
  271. else if (!strcmp(argv[1], "emmc"))
  272. t1023rdb_ctrl(GPIO1_EMMC_SEL);
  273. else
  274. return CMD_RET_USAGE;
  275. return 0;
  276. }
  277. U_BOOT_CMD(
  278. switch, 2, 0, switch_cmd,
  279. "for bank0/bank4/sd/emmc switch control in runtime",
  280. "command (e.g. switch bank4)"
  281. );
  282. #endif