ep93xx_spi.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * SPI Driver for EP93xx
  3. *
  4. * Copyright (C) 2013 Sergey Kostanabev <sergey.kostanbaev <at> fairwaves.ru>
  5. *
  6. * Inspired form linux kernel driver and atmel uboot driver
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <spi.h>
  12. #include <malloc.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/ep93xx.h>
  15. #define BIT(x) (1<<(x))
  16. #define SSPBASE SPI_BASE
  17. #define SSPCR0 0x0000
  18. #define SSPCR0_MODE_SHIFT 6
  19. #define SSPCR0_SCR_SHIFT 8
  20. #define SSPCR0_SPH BIT(7)
  21. #define SSPCR0_SPO BIT(6)
  22. #define SSPCR0_FRF_SPI 0
  23. #define SSPCR0_DSS_8BIT 7
  24. #define SSPCR1 0x0004
  25. #define SSPCR1_RIE BIT(0)
  26. #define SSPCR1_TIE BIT(1)
  27. #define SSPCR1_RORIE BIT(2)
  28. #define SSPCR1_LBM BIT(3)
  29. #define SSPCR1_SSE BIT(4)
  30. #define SSPCR1_MS BIT(5)
  31. #define SSPCR1_SOD BIT(6)
  32. #define SSPDR 0x0008
  33. #define SSPSR 0x000c
  34. #define SSPSR_TFE BIT(0)
  35. #define SSPSR_TNF BIT(1)
  36. #define SSPSR_RNE BIT(2)
  37. #define SSPSR_RFF BIT(3)
  38. #define SSPSR_BSY BIT(4)
  39. #define SSPCPSR 0x0010
  40. #define SSPIIR 0x0014
  41. #define SSPIIR_RIS BIT(0)
  42. #define SSPIIR_TIS BIT(1)
  43. #define SSPIIR_RORIS BIT(2)
  44. #define SSPICR SSPIIR
  45. #define SSPCLOCK 14745600
  46. #define SSP_MAX_RATE (SSPCLOCK / 2)
  47. #define SSP_MIN_RATE (SSPCLOCK / (254 * 256))
  48. /* timeout in milliseconds */
  49. #define SPI_TIMEOUT 5
  50. /* maximum depth of RX/TX FIFO */
  51. #define SPI_FIFO_SIZE 8
  52. struct ep93xx_spi_slave {
  53. struct spi_slave slave;
  54. unsigned sspcr0;
  55. unsigned sspcpsr;
  56. };
  57. static inline struct ep93xx_spi_slave *to_ep93xx_spi(struct spi_slave *slave)
  58. {
  59. return container_of(slave, struct ep93xx_spi_slave, slave);
  60. }
  61. void spi_init()
  62. {
  63. }
  64. static inline void ep93xx_spi_write_u8(u16 reg, u8 value)
  65. {
  66. writel(value, (unsigned int *)(SSPBASE + reg));
  67. }
  68. static inline u8 ep93xx_spi_read_u8(u16 reg)
  69. {
  70. return readl((unsigned int *)(SSPBASE + reg));
  71. }
  72. static inline void ep93xx_spi_write_u16(u16 reg, u16 value)
  73. {
  74. writel(value, (unsigned int *)(SSPBASE + reg));
  75. }
  76. static inline u16 ep93xx_spi_read_u16(u16 reg)
  77. {
  78. return (u16)readl((unsigned int *)(SSPBASE + reg));
  79. }
  80. static int ep93xx_spi_init_hw(unsigned int rate, unsigned int mode,
  81. struct ep93xx_spi_slave *slave)
  82. {
  83. unsigned cpsr, scr;
  84. if (rate > SSP_MAX_RATE)
  85. rate = SSP_MAX_RATE;
  86. if (rate < SSP_MIN_RATE)
  87. return -1;
  88. /* Calculate divisors so that we can get speed according the
  89. * following formula:
  90. * rate = spi_clock_rate / (cpsr * (1 + scr))
  91. *
  92. * cpsr must be even number and starts from 2, scr can be any number
  93. * between 0 and 255.
  94. */
  95. for (cpsr = 2; cpsr <= 254; cpsr += 2) {
  96. for (scr = 0; scr <= 255; scr++) {
  97. if ((SSPCLOCK / (cpsr * (scr + 1))) <= rate) {
  98. /* Set CHPA and CPOL, SPI format and 8bit */
  99. unsigned sspcr0 = (scr << SSPCR0_SCR_SHIFT) |
  100. SSPCR0_FRF_SPI | SSPCR0_DSS_8BIT;
  101. if (mode & SPI_CPHA)
  102. sspcr0 |= SSPCR0_SPH;
  103. if (mode & SPI_CPOL)
  104. sspcr0 |= SSPCR0_SPO;
  105. slave->sspcr0 = sspcr0;
  106. slave->sspcpsr = cpsr;
  107. return 0;
  108. }
  109. }
  110. }
  111. return -1;
  112. }
  113. void spi_set_speed(struct spi_slave *slave, unsigned int hz)
  114. {
  115. struct ep93xx_spi_slave *as = to_ep93xx_spi(slave);
  116. unsigned int mode = 0;
  117. if (as->sspcr0 & SSPCR0_SPH)
  118. mode |= SPI_CPHA;
  119. if (as->sspcr0 & SSPCR0_SPO)
  120. mode |= SPI_CPOL;
  121. ep93xx_spi_init_hw(hz, mode, as);
  122. }
  123. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  124. unsigned int max_hz, unsigned int mode)
  125. {
  126. struct ep93xx_spi_slave *as;
  127. if (!spi_cs_is_valid(bus, cs))
  128. return NULL;
  129. as = spi_alloc_slave(struct ep93xx_spi_slave, bus, cs);
  130. if (!as)
  131. return NULL;
  132. if (ep93xx_spi_init_hw(max_hz, mode, as)) {
  133. free(as);
  134. return NULL;
  135. }
  136. return &as->slave;
  137. }
  138. void spi_free_slave(struct spi_slave *slave)
  139. {
  140. struct ep93xx_spi_slave *as = to_ep93xx_spi(slave);
  141. free(as);
  142. }
  143. int spi_claim_bus(struct spi_slave *slave)
  144. {
  145. struct ep93xx_spi_slave *as = to_ep93xx_spi(slave);
  146. /* Enable the SPI hardware */
  147. ep93xx_spi_write_u8(SSPCR1, SSPCR1_SSE);
  148. ep93xx_spi_write_u8(SSPCPSR, as->sspcpsr);
  149. ep93xx_spi_write_u16(SSPCR0, as->sspcr0);
  150. debug("Select CS:%d SSPCPSR=%02x SSPCR0=%04x\n",
  151. slave->cs, as->sspcpsr, as->sspcr0);
  152. return 0;
  153. }
  154. void spi_release_bus(struct spi_slave *slave)
  155. {
  156. /* Disable the SPI hardware */
  157. ep93xx_spi_write_u8(SSPCR1, 0);
  158. }
  159. int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
  160. const void *dout, void *din, unsigned long flags)
  161. {
  162. unsigned int len_tx;
  163. unsigned int len_rx;
  164. unsigned int len;
  165. u32 status;
  166. const u8 *txp = dout;
  167. u8 *rxp = din;
  168. u8 value;
  169. debug("spi_xfer: slave %u:%u dout %p din %p bitlen %u\n",
  170. slave->bus, slave->cs, (uint *)dout, (uint *)din, bitlen);
  171. if (bitlen == 0)
  172. /* Finish any previously submitted transfers */
  173. goto out;
  174. if (bitlen % 8) {
  175. /* Errors always terminate an ongoing transfer */
  176. flags |= SPI_XFER_END;
  177. goto out;
  178. }
  179. len = bitlen / 8;
  180. if (flags & SPI_XFER_BEGIN) {
  181. /* Empty RX FIFO */
  182. while ((ep93xx_spi_read_u8(SSPSR) & SSPSR_RNE))
  183. ep93xx_spi_read_u8(SSPDR);
  184. spi_cs_activate(slave);
  185. }
  186. for (len_tx = 0, len_rx = 0; len_rx < len; ) {
  187. status = ep93xx_spi_read_u8(SSPSR);
  188. if ((len_tx < len) && (status & SSPSR_TNF)) {
  189. if (txp)
  190. value = *txp++;
  191. else
  192. value = 0xff;
  193. ep93xx_spi_write_u8(SSPDR, value);
  194. len_tx++;
  195. }
  196. if (status & SSPSR_RNE) {
  197. value = ep93xx_spi_read_u8(SSPDR);
  198. if (rxp)
  199. *rxp++ = value;
  200. len_rx++;
  201. }
  202. }
  203. out:
  204. if (flags & SPI_XFER_END) {
  205. /*
  206. * Wait until the transfer is completely done before
  207. * we deactivate CS.
  208. */
  209. do {
  210. status = ep93xx_spi_read_u8(SSPSR);
  211. } while (status & SSPSR_BSY);
  212. spi_cs_deactivate(slave);
  213. }
  214. return 0;
  215. }