clk_stm32f7.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /*
  2. * (C) Copyright 2017
  3. * Vikas Manocha, <vikas.manocha@st.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <clk-uclass.h>
  9. #include <dm.h>
  10. #include <asm/io.h>
  11. #include <asm/arch/rcc.h>
  12. #include <asm/arch/stm32.h>
  13. #include <asm/arch/stm32_periph.h>
  14. #define RCC_CR_HSION BIT(0)
  15. #define RCC_CR_HSEON BIT(16)
  16. #define RCC_CR_HSERDY BIT(17)
  17. #define RCC_CR_HSEBYP BIT(18)
  18. #define RCC_CR_CSSON BIT(19)
  19. #define RCC_CR_PLLON BIT(24)
  20. #define RCC_CR_PLLRDY BIT(25)
  21. #define RCC_PLLCFGR_PLLM_MASK GENMASK(5, 0)
  22. #define RCC_PLLCFGR_PLLN_MASK GENMASK(14, 6)
  23. #define RCC_PLLCFGR_PLLP_MASK GENMASK(17, 16)
  24. #define RCC_PLLCFGR_PLLQ_MASK GENMASK(27, 24)
  25. #define RCC_PLLCFGR_PLLSRC BIT(22)
  26. #define RCC_PLLCFGR_PLLM_SHIFT 0
  27. #define RCC_PLLCFGR_PLLN_SHIFT 6
  28. #define RCC_PLLCFGR_PLLP_SHIFT 16
  29. #define RCC_PLLCFGR_PLLQ_SHIFT 24
  30. #define RCC_CFGR_AHB_PSC_MASK GENMASK(7, 4)
  31. #define RCC_CFGR_APB1_PSC_MASK GENMASK(12, 10)
  32. #define RCC_CFGR_APB2_PSC_MASK GENMASK(15, 13)
  33. #define RCC_CFGR_SW0 BIT(0)
  34. #define RCC_CFGR_SW1 BIT(1)
  35. #define RCC_CFGR_SW_MASK GENMASK(1, 0)
  36. #define RCC_CFGR_SW_HSI 0
  37. #define RCC_CFGR_SW_HSE RCC_CFGR_SW0
  38. #define RCC_CFGR_SW_PLL RCC_CFGR_SW1
  39. #define RCC_CFGR_SWS0 BIT(2)
  40. #define RCC_CFGR_SWS1 BIT(3)
  41. #define RCC_CFGR_SWS_MASK GENMASK(3, 2)
  42. #define RCC_CFGR_SWS_HSI 0
  43. #define RCC_CFGR_SWS_HSE RCC_CFGR_SWS0
  44. #define RCC_CFGR_SWS_PLL RCC_CFGR_SWS1
  45. #define RCC_CFGR_HPRE_SHIFT 4
  46. #define RCC_CFGR_PPRE1_SHIFT 10
  47. #define RCC_CFGR_PPRE2_SHIFT 13
  48. /*
  49. * Offsets of some PWR registers
  50. */
  51. #define PWR_CR1_ODEN BIT(16)
  52. #define PWR_CR1_ODSWEN BIT(17)
  53. #define PWR_CSR1_ODRDY BIT(16)
  54. #define PWR_CSR1_ODSWRDY BIT(17)
  55. struct pll_psc {
  56. u8 pll_m;
  57. u16 pll_n;
  58. u8 pll_p;
  59. u8 pll_q;
  60. u8 ahb_psc;
  61. u8 apb1_psc;
  62. u8 apb2_psc;
  63. };
  64. #define AHB_PSC_1 0
  65. #define AHB_PSC_2 0x8
  66. #define AHB_PSC_4 0x9
  67. #define AHB_PSC_8 0xA
  68. #define AHB_PSC_16 0xB
  69. #define AHB_PSC_64 0xC
  70. #define AHB_PSC_128 0xD
  71. #define AHB_PSC_256 0xE
  72. #define AHB_PSC_512 0xF
  73. #define APB_PSC_1 0
  74. #define APB_PSC_2 0x4
  75. #define APB_PSC_4 0x5
  76. #define APB_PSC_8 0x6
  77. #define APB_PSC_16 0x7
  78. #if !defined(CONFIG_STM32_HSE_HZ)
  79. #error "CONFIG_STM32_HSE_HZ not defined!"
  80. #else
  81. #if (CONFIG_STM32_HSE_HZ == 25000000)
  82. #if (CONFIG_SYS_CLK_FREQ == 200000000)
  83. /* 200 MHz */
  84. struct pll_psc sys_pll_psc = {
  85. .pll_m = 25,
  86. .pll_n = 400,
  87. .pll_p = 2,
  88. .pll_q = 8,
  89. .ahb_psc = AHB_PSC_1,
  90. .apb1_psc = APB_PSC_4,
  91. .apb2_psc = APB_PSC_2
  92. };
  93. #endif
  94. #else
  95. #error "No PLL/Prescaler configuration for given CONFIG_STM32_HSE_HZ exists"
  96. #endif
  97. #endif
  98. static int configure_clocks(void)
  99. {
  100. /* Reset RCC configuration */
  101. setbits_le32(&STM32_RCC->cr, RCC_CR_HSION);
  102. writel(0, &STM32_RCC->cfgr); /* Reset CFGR */
  103. clrbits_le32(&STM32_RCC->cr, (RCC_CR_HSEON | RCC_CR_CSSON
  104. | RCC_CR_PLLON));
  105. writel(0x24003010, &STM32_RCC->pllcfgr); /* Reset value from RM */
  106. clrbits_le32(&STM32_RCC->cr, RCC_CR_HSEBYP);
  107. writel(0, &STM32_RCC->cir); /* Disable all interrupts */
  108. /* Configure for HSE+PLL operation */
  109. setbits_le32(&STM32_RCC->cr, RCC_CR_HSEON);
  110. while (!(readl(&STM32_RCC->cr) & RCC_CR_HSERDY))
  111. ;
  112. setbits_le32(&STM32_RCC->cfgr, ((
  113. sys_pll_psc.ahb_psc << RCC_CFGR_HPRE_SHIFT)
  114. | (sys_pll_psc.apb1_psc << RCC_CFGR_PPRE1_SHIFT)
  115. | (sys_pll_psc.apb2_psc << RCC_CFGR_PPRE2_SHIFT)));
  116. /* Configure the main PLL */
  117. uint32_t pllcfgr = 0;
  118. pllcfgr = RCC_PLLCFGR_PLLSRC; /* pll source HSE */
  119. pllcfgr |= sys_pll_psc.pll_m << RCC_PLLCFGR_PLLM_SHIFT;
  120. pllcfgr |= sys_pll_psc.pll_n << RCC_PLLCFGR_PLLN_SHIFT;
  121. pllcfgr |= ((sys_pll_psc.pll_p >> 1) - 1) << RCC_PLLCFGR_PLLP_SHIFT;
  122. pllcfgr |= sys_pll_psc.pll_q << RCC_PLLCFGR_PLLQ_SHIFT;
  123. writel(pllcfgr, &STM32_RCC->pllcfgr);
  124. /* Enable the main PLL */
  125. setbits_le32(&STM32_RCC->cr, RCC_CR_PLLON);
  126. while (!(readl(&STM32_RCC->cr) & RCC_CR_PLLRDY))
  127. ;
  128. /* Enable high performance mode, System frequency up to 200 MHz */
  129. setbits_le32(&STM32_RCC->apb1enr, RCC_APB1ENR_PWREN);
  130. setbits_le32(&STM32_PWR->cr1, PWR_CR1_ODEN);
  131. /* Infinite wait! */
  132. while (!(readl(&STM32_PWR->csr1) & PWR_CSR1_ODRDY))
  133. ;
  134. /* Enable the Over-drive switch */
  135. setbits_le32(&STM32_PWR->cr1, PWR_CR1_ODSWEN);
  136. /* Infinite wait! */
  137. while (!(readl(&STM32_PWR->csr1) & PWR_CSR1_ODSWRDY))
  138. ;
  139. stm32_flash_latency_cfg(5);
  140. clrbits_le32(&STM32_RCC->cfgr, (RCC_CFGR_SW0 | RCC_CFGR_SW1));
  141. setbits_le32(&STM32_RCC->cfgr, RCC_CFGR_SW_PLL);
  142. while ((readl(&STM32_RCC->cfgr) & RCC_CFGR_SWS_MASK) !=
  143. RCC_CFGR_SWS_PLL)
  144. ;
  145. return 0;
  146. }
  147. unsigned long clock_get(enum clock clck)
  148. {
  149. u32 sysclk = 0;
  150. u32 shift = 0;
  151. /* Prescaler table lookups for clock computation */
  152. u8 ahb_psc_table[16] = {
  153. 0, 0, 0, 0, 0, 0, 0, 0, 1, 2, 3, 4, 6, 7, 8, 9
  154. };
  155. u8 apb_psc_table[8] = {
  156. 0, 0, 0, 0, 1, 2, 3, 4
  157. };
  158. if ((readl(&STM32_RCC->cfgr) & RCC_CFGR_SWS_MASK) ==
  159. RCC_CFGR_SWS_PLL) {
  160. u16 pllm, plln, pllp;
  161. pllm = (readl(&STM32_RCC->pllcfgr) & RCC_PLLCFGR_PLLM_MASK);
  162. plln = ((readl(&STM32_RCC->pllcfgr) & RCC_PLLCFGR_PLLN_MASK)
  163. >> RCC_PLLCFGR_PLLN_SHIFT);
  164. pllp = ((((readl(&STM32_RCC->pllcfgr) & RCC_PLLCFGR_PLLP_MASK)
  165. >> RCC_PLLCFGR_PLLP_SHIFT) + 1) << 1);
  166. sysclk = ((CONFIG_STM32_HSE_HZ / pllm) * plln) / pllp;
  167. }
  168. switch (clck) {
  169. case CLOCK_CORE:
  170. return sysclk;
  171. break;
  172. case CLOCK_AHB:
  173. shift = ahb_psc_table[(
  174. (readl(&STM32_RCC->cfgr) & RCC_CFGR_AHB_PSC_MASK)
  175. >> RCC_CFGR_HPRE_SHIFT)];
  176. return sysclk >>= shift;
  177. break;
  178. case CLOCK_APB1:
  179. shift = apb_psc_table[(
  180. (readl(&STM32_RCC->cfgr) & RCC_CFGR_APB1_PSC_MASK)
  181. >> RCC_CFGR_PPRE1_SHIFT)];
  182. return sysclk >>= shift;
  183. break;
  184. case CLOCK_APB2:
  185. shift = apb_psc_table[(
  186. (readl(&STM32_RCC->cfgr) & RCC_CFGR_APB2_PSC_MASK)
  187. >> RCC_CFGR_PPRE2_SHIFT)];
  188. return sysclk >>= shift;
  189. break;
  190. default:
  191. return 0;
  192. break;
  193. }
  194. }
  195. static int stm32_clk_enable(struct clk *clk)
  196. {
  197. u32 offset = clk->id / 32;
  198. u32 bit_index = clk->id % 32;
  199. debug("%s: clkid = %ld, offset from AHB1ENR is %d, bit_index = %d\n",
  200. __func__, clk->id, offset, bit_index);
  201. setbits_le32(&STM32_RCC->ahb1enr + offset, BIT(bit_index));
  202. return 0;
  203. }
  204. void clock_setup(int peripheral)
  205. {
  206. switch (peripheral) {
  207. case SYSCFG_CLOCK_CFG:
  208. setbits_le32(&STM32_RCC->apb2enr, RCC_APB2ENR_SYSCFGEN);
  209. break;
  210. case TIMER2_CLOCK_CFG:
  211. setbits_le32(&STM32_RCC->apb1enr, RCC_APB1ENR_TIM2EN);
  212. break;
  213. case STMMAC_CLOCK_CFG:
  214. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_ETHMAC_EN);
  215. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_ETHMAC_RX_EN);
  216. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_ETHMAC_TX_EN);
  217. break;
  218. default:
  219. break;
  220. }
  221. }
  222. static int stm32_clk_probe(struct udevice *dev)
  223. {
  224. debug("%s: stm32_clk_probe\n", __func__);
  225. configure_clocks();
  226. return 0;
  227. }
  228. static int stm32_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args)
  229. {
  230. debug("%s(clk=%p)\n", __func__, clk);
  231. if (args->args_count != 2) {
  232. debug("Invaild args_count: %d\n", args->args_count);
  233. return -EINVAL;
  234. }
  235. if (args->args_count)
  236. clk->id = args->args[1];
  237. else
  238. clk->id = 0;
  239. return 0;
  240. }
  241. static struct clk_ops stm32_clk_ops = {
  242. .of_xlate = stm32_clk_of_xlate,
  243. .enable = stm32_clk_enable,
  244. };
  245. static const struct udevice_id stm32_clk_ids[] = {
  246. { .compatible = "st,stm32f42xx-rcc"},
  247. {}
  248. };
  249. U_BOOT_DRIVER(stm32f7_clk) = {
  250. .name = "stm32f7_clk",
  251. .id = UCLASS_CLK,
  252. .of_match = stm32_clk_ids,
  253. .ops = &stm32_clk_ops,
  254. .probe = stm32_clk_probe,
  255. .flags = DM_FLAG_PRE_RELOC,
  256. };