taurus.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * Board functions for Siemens TAURUS (AT91SAM9G20) based boards
  3. * (C) Copyright Siemens AG
  4. *
  5. * Based on:
  6. * U-Boot file: board/atmel/at91sam9260ek/at91sam9260ek.c
  7. *
  8. * (C) Copyright 2007-2008
  9. * Stelian Pop <stelian@popies.net>
  10. * Lead Tech Design <www.leadtechdesign.com>
  11. *
  12. * SPDX-License-Identifier: GPL-2.0+
  13. */
  14. #include <command.h>
  15. #include <common.h>
  16. #include <asm/io.h>
  17. #include <asm/arch/at91sam9260_matrix.h>
  18. #include <asm/arch/at91sam9_smc.h>
  19. #include <asm/arch/at91_common.h>
  20. #include <asm/arch/at91_rstc.h>
  21. #include <asm/arch/gpio.h>
  22. #include <asm/arch/at91sam9_sdramc.h>
  23. #include <asm/arch/clk.h>
  24. #include <linux/mtd/nand.h>
  25. #include <atmel_mci.h>
  26. #include <asm/arch/at91_spi.h>
  27. #include <spi.h>
  28. #include <net.h>
  29. #include <netdev.h>
  30. DECLARE_GLOBAL_DATA_PTR;
  31. static void taurus_nand_hw_init(void)
  32. {
  33. struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
  34. struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
  35. unsigned long csa;
  36. /* Assign CS3 to NAND/SmartMedia Interface */
  37. csa = readl(&matrix->ebicsa);
  38. csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
  39. writel(csa, &matrix->ebicsa);
  40. /* Configure SMC CS3 for NAND/SmartMedia */
  41. writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
  42. AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
  43. &smc->cs[3].setup);
  44. writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(3) |
  45. AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(3),
  46. &smc->cs[3].pulse);
  47. writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(7),
  48. &smc->cs[3].cycle);
  49. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  50. AT91_SMC_MODE_EXNW_DISABLE |
  51. AT91_SMC_MODE_DBW_8 |
  52. AT91_SMC_MODE_TDF_CYCLE(3),
  53. &smc->cs[3].mode);
  54. /* Configure RDY/BSY */
  55. at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
  56. /* Enable NandFlash */
  57. at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  58. }
  59. #if defined(CONFIG_SPL_BUILD)
  60. #include <spl.h>
  61. #include <nand.h>
  62. #include <spi_flash.h>
  63. void matrix_init(void)
  64. {
  65. struct at91_matrix *mat = (struct at91_matrix *)ATMEL_BASE_MATRIX;
  66. writel((readl(&mat->scfg[3]) & (~AT91_MATRIX_SLOT_CYCLE))
  67. | AT91_MATRIX_SLOT_CYCLE_(0x40),
  68. &mat->scfg[3]);
  69. }
  70. #if defined(CONFIG_BOARD_AXM)
  71. static int at91_is_recovery(void)
  72. {
  73. if ((at91_get_gpio_value(AT91_PIN_PA26) == 0) &&
  74. (at91_get_gpio_value(AT91_PIN_PA27) == 0))
  75. return 1;
  76. return 0;
  77. }
  78. #elif defined(CONFIG_BOARD_TAURUS)
  79. static int at91_is_recovery(void)
  80. {
  81. if (at91_get_gpio_value(AT91_PIN_PA31) == 0)
  82. return 1;
  83. return 0;
  84. }
  85. #endif
  86. void spl_board_init(void)
  87. {
  88. taurus_nand_hw_init();
  89. at91_spi0_hw_init(TAURUS_SPI_MASK);
  90. #if defined(CONFIG_BOARD_AXM)
  91. /* Configure LED PINs */
  92. at91_set_gpio_output(AT91_PIN_PA6, 0);
  93. at91_set_gpio_output(AT91_PIN_PA8, 0);
  94. at91_set_gpio_output(AT91_PIN_PA9, 0);
  95. at91_set_gpio_output(AT91_PIN_PA10, 0);
  96. at91_set_gpio_output(AT91_PIN_PA11, 0);
  97. at91_set_gpio_output(AT91_PIN_PA12, 0);
  98. /* Configure recovery button PINs */
  99. at91_set_gpio_input(AT91_PIN_PA26, 1);
  100. at91_set_gpio_input(AT91_PIN_PA27, 1);
  101. #elif defined(CONFIG_BOARD_TAURUS)
  102. at91_set_gpio_input(AT91_PIN_PA31, 1);
  103. #endif
  104. /* check for recovery mode */
  105. if (at91_is_recovery() == 1) {
  106. struct spi_flash *flash;
  107. puts("Recovery button pressed\n");
  108. nand_init();
  109. spl_nand_erase_one(0, 0);
  110. flash = spi_flash_probe(CONFIG_SF_DEFAULT_BUS,
  111. 0,
  112. CONFIG_SF_DEFAULT_SPEED,
  113. CONFIG_SF_DEFAULT_MODE);
  114. if (!flash) {
  115. puts("no flash\n");
  116. } else {
  117. puts("erase spi flash sector 0\n");
  118. spi_flash_erase(flash, 0,
  119. CONFIG_SYS_NAND_U_BOOT_SIZE);
  120. }
  121. }
  122. }
  123. #define SDRAM_BASE_CONF (AT91_SDRAMC_NR_13 | AT91_SDRAMC_CAS_3 \
  124. |AT91_SDRAMC_NB_4 | AT91_SDRAMC_DBW_32 \
  125. | AT91_SDRAMC_TWR_VAL(3) | AT91_SDRAMC_TRC_VAL(9) \
  126. | AT91_SDRAMC_TRP_VAL(3) | AT91_SDRAMC_TRCD_VAL(3) \
  127. | AT91_SDRAMC_TRAS_VAL(6) | AT91_SDRAMC_TXSR_VAL(10))
  128. void sdramc_configure(unsigned int mask)
  129. {
  130. struct at91_matrix *ma = (struct at91_matrix *)ATMEL_BASE_MATRIX;
  131. struct sdramc_reg setting;
  132. at91_sdram_hw_init();
  133. setting.cr = SDRAM_BASE_CONF | mask;
  134. setting.mdr = AT91_SDRAMC_MD_SDRAM;
  135. setting.tr = (CONFIG_SYS_MASTER_CLOCK * 7) / 1000000;
  136. writel(readl(&ma->ebicsa) | AT91_MATRIX_CS1A_SDRAMC |
  137. AT91_MATRIX_VDDIOMSEL_3_3V | AT91_MATRIX_EBI_IOSR_SEL,
  138. &ma->ebicsa);
  139. sdramc_initialize(ATMEL_BASE_CS1, &setting);
  140. }
  141. void mem_init(void)
  142. {
  143. unsigned int ram_size = 0;
  144. /* Configure SDRAM for 128MB */
  145. sdramc_configure(AT91_SDRAMC_NC_10);
  146. /* Do memtest for 128MB */
  147. ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  148. CONFIG_SYS_SDRAM_SIZE);
  149. /*
  150. * If 32MB or 16MB should be supported check also for
  151. * expected mirroring at A16 and A17
  152. * To find mirror addresses depends how the collumns are connected
  153. * at RAM (internaly or externaly)
  154. * If the collumns are not in inverted order the mirror size effect
  155. * behaves like normal SRAM with A0,A1,A2,etc. connected incremantal
  156. */
  157. /* Mirrors at A15 on ATMEL G20 SDRAM Controller with 64MB*/
  158. if (ram_size == 0x800) {
  159. printf("\n\r 64MB");
  160. sdramc_configure(AT91_SDRAMC_NC_9);
  161. } else {
  162. /* Size already initialized */
  163. printf("\n\r 128MB");
  164. }
  165. }
  166. #endif
  167. #ifdef CONFIG_MACB
  168. static void siemens_phy_reset(void)
  169. {
  170. /*
  171. * we need to reset PHY for 200us
  172. * because of bug in ATMEL G20 CPU (undefined initial state of GPIO)
  173. */
  174. if ((readl(AT91_ASM_RSTC_SR) & AT91_RSTC_RSTTYP) ==
  175. AT91_RSTC_RSTTYP_GENERAL)
  176. at91_set_gpio_value(AT91_PIN_PA25, 0); /* reset eth switch */
  177. }
  178. static void taurus_macb_hw_init(void)
  179. {
  180. /* Enable EMAC clock */
  181. at91_periph_clk_enable(ATMEL_ID_EMAC0);
  182. /*
  183. * Disable pull-up on:
  184. * RXDV (PA17) => PHY normal mode (not Test mode)
  185. * ERX0 (PA14) => PHY ADDR0
  186. * ERX1 (PA15) => PHY ADDR1
  187. * ERX2 (PA25) => PHY ADDR2
  188. * ERX3 (PA26) => PHY ADDR3
  189. * ECRS (PA28) => PHY ADDR4 => PHYADDR = 0x0
  190. *
  191. * PHY has internal pull-down
  192. */
  193. at91_set_pio_pullup(AT91_PIO_PORTA, 14, 0);
  194. at91_set_pio_pullup(AT91_PIO_PORTA, 15, 0);
  195. at91_set_pio_pullup(AT91_PIO_PORTA, 17, 0);
  196. at91_set_pio_pullup(AT91_PIO_PORTA, 25, 0);
  197. at91_set_pio_pullup(AT91_PIO_PORTA, 26, 0);
  198. at91_set_pio_pullup(AT91_PIO_PORTA, 28, 0);
  199. siemens_phy_reset();
  200. at91_phy_reset();
  201. at91_set_gpio_input(AT91_PIN_PA25, 1); /* ERST tri-state */
  202. /* Re-enable pull-up */
  203. at91_set_pio_pullup(AT91_PIO_PORTA, 14, 1);
  204. at91_set_pio_pullup(AT91_PIO_PORTA, 15, 1);
  205. at91_set_pio_pullup(AT91_PIO_PORTA, 17, 1);
  206. at91_set_pio_pullup(AT91_PIO_PORTA, 25, 1);
  207. at91_set_pio_pullup(AT91_PIO_PORTA, 26, 1);
  208. at91_set_pio_pullup(AT91_PIO_PORTA, 28, 1);
  209. /* Initialize EMAC=MACB hardware */
  210. at91_macb_hw_init();
  211. }
  212. #endif
  213. #ifdef CONFIG_GENERIC_ATMEL_MCI
  214. int board_mmc_init(bd_t *bd)
  215. {
  216. at91_mci_hw_init();
  217. return atmel_mci_init((void *)ATMEL_BASE_MCI);
  218. }
  219. #endif
  220. int board_early_init_f(void)
  221. {
  222. /* Enable clocks for all PIOs */
  223. at91_periph_clk_enable(ATMEL_ID_PIOA);
  224. at91_periph_clk_enable(ATMEL_ID_PIOB);
  225. at91_periph_clk_enable(ATMEL_ID_PIOC);
  226. at91_seriald_hw_init();
  227. return 0;
  228. }
  229. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  230. {
  231. return bus == 0 && cs == 0;
  232. }
  233. void spi_cs_activate(struct spi_slave *slave)
  234. {
  235. at91_set_gpio_value(TAURUS_SPI_CS_PIN, 0);
  236. }
  237. void spi_cs_deactivate(struct spi_slave *slave)
  238. {
  239. at91_set_gpio_value(TAURUS_SPI_CS_PIN, 1);
  240. }
  241. #ifdef CONFIG_USB_GADGET_AT91
  242. #include <linux/usb/at91_udc.h>
  243. void at91_udp_hw_init(void)
  244. {
  245. at91_pmc_t *pmc = (at91_pmc_t *)ATMEL_BASE_PMC;
  246. /* Enable PLLB */
  247. writel(get_pllb_init(), &pmc->pllbr);
  248. while ((readl(&pmc->sr) & AT91_PMC_LOCKB) != AT91_PMC_LOCKB)
  249. ;
  250. /* Enable UDPCK clock, MCK is enabled in at91_clock_init() */
  251. at91_periph_clk_enable(ATMEL_ID_UDP);
  252. at91_system_clk_enable(AT91SAM926x_PMC_UDP);
  253. }
  254. struct at91_udc_data board_udc_data = {
  255. .baseaddr = ATMEL_BASE_UDP0,
  256. };
  257. #endif
  258. int board_init(void)
  259. {
  260. /* adress of boot parameters */
  261. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  262. #ifdef CONFIG_CMD_NAND
  263. taurus_nand_hw_init();
  264. #endif
  265. #ifdef CONFIG_MACB
  266. taurus_macb_hw_init();
  267. #endif
  268. at91_spi0_hw_init(TAURUS_SPI_MASK);
  269. #ifdef CONFIG_USB_GADGET_AT91
  270. at91_udp_hw_init();
  271. at91_udc_probe(&board_udc_data);
  272. #endif
  273. return 0;
  274. }
  275. int dram_init(void)
  276. {
  277. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  278. CONFIG_SYS_SDRAM_SIZE);
  279. return 0;
  280. }
  281. int board_eth_init(bd_t *bis)
  282. {
  283. int rc = 0;
  284. #ifdef CONFIG_MACB
  285. rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC0, 0x00);
  286. #endif
  287. return rc;
  288. }
  289. #if !defined(CONFIG_SPL_BUILD)
  290. #if defined(CONFIG_BOARD_AXM)
  291. /*
  292. * Booting the Fallback Image.
  293. *
  294. * The function is used to provide and
  295. * boot the image with the fallback
  296. * parameters, incase if the faulty image
  297. * in upgraded over the base firmware.
  298. *
  299. */
  300. static int upgrade_failure_fallback(void)
  301. {
  302. char *partitionset_active = NULL;
  303. char *rootfs = NULL;
  304. char *rootfs_fallback = NULL;
  305. char *kern_off;
  306. char *kern_off_fb;
  307. char *kern_size;
  308. char *kern_size_fb;
  309. partitionset_active = getenv("partitionset_active");
  310. if (partitionset_active) {
  311. if (partitionset_active[0] == 'A')
  312. setenv("partitionset_active", "B");
  313. else
  314. setenv("partitionset_active", "A");
  315. } else {
  316. printf("partitionset_active missing.\n");
  317. return -ENOENT;
  318. }
  319. rootfs = getenv("rootfs");
  320. rootfs_fallback = getenv("rootfs_fallback");
  321. setenv("rootfs", rootfs_fallback);
  322. setenv("rootfs_fallback", rootfs);
  323. kern_size = getenv("kernel_size");
  324. kern_size_fb = getenv("kernel_size_fallback");
  325. setenv("kernel_size", kern_size_fb);
  326. setenv("kernel_size_fallback", kern_size);
  327. kern_off = getenv("kernel_Off");
  328. kern_off_fb = getenv("kernel_Off_fallback");
  329. setenv("kernel_Off", kern_off_fb);
  330. setenv("kernel_Off_fallback", kern_off);
  331. setenv("bootargs", '\0');
  332. setenv("upgrade_available", '\0');
  333. setenv("boot_retries", '\0');
  334. saveenv();
  335. return 0;
  336. }
  337. static int do_upgrade_available(cmd_tbl_t *cmdtp, int flag, int argc,
  338. char * const argv[])
  339. {
  340. unsigned long upgrade_available = 0;
  341. unsigned long boot_retry = 0;
  342. char boot_buf[10];
  343. upgrade_available = simple_strtoul(getenv("upgrade_available"), NULL,
  344. 10);
  345. if (upgrade_available) {
  346. boot_retry = simple_strtoul(getenv("boot_retries"), NULL, 10);
  347. boot_retry++;
  348. sprintf(boot_buf, "%lx", boot_retry);
  349. setenv("boot_retries", boot_buf);
  350. saveenv();
  351. /*
  352. * Here the boot_retries count is checked, and if the
  353. * count becomes greater than 2 switch back to the
  354. * fallback, and reset the board.
  355. */
  356. if (boot_retry > 2) {
  357. if (upgrade_failure_fallback() == 0)
  358. do_reset(NULL, 0, 0, NULL);
  359. return -1;
  360. }
  361. }
  362. return 0;
  363. }
  364. U_BOOT_CMD(
  365. upgrade_available, 1, 1, do_upgrade_available,
  366. "check Siemens update",
  367. "no parameters"
  368. );
  369. #endif
  370. #endif