rk_gpio.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. *
  4. * (C) Copyright 2008-2014 Rockchip Electronics
  5. * Peter, Software Engineering, <superpeter.cai@gmail.com>.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <clk.h>
  11. #include <dm.h>
  12. #include <syscon.h>
  13. #include <asm/errno.h>
  14. #include <asm/gpio.h>
  15. #include <asm/io.h>
  16. #include <asm/arch/clock.h>
  17. #include <dm/pinctrl.h>
  18. #include <dt-bindings/clock/rk3288-cru.h>
  19. enum {
  20. ROCKCHIP_GPIOS_PER_BANK = 32,
  21. };
  22. #define OFFSET_TO_BIT(bit) (1UL << (bit))
  23. struct rockchip_gpio_priv {
  24. struct rockchip_gpio_regs *regs;
  25. struct udevice *pinctrl;
  26. int bank;
  27. char name[2];
  28. };
  29. static int rockchip_gpio_direction_input(struct udevice *dev, unsigned offset)
  30. {
  31. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  32. struct rockchip_gpio_regs *regs = priv->regs;
  33. clrbits_le32(&regs->swport_ddr, OFFSET_TO_BIT(offset));
  34. return 0;
  35. }
  36. static int rockchip_gpio_direction_output(struct udevice *dev, unsigned offset,
  37. int value)
  38. {
  39. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  40. struct rockchip_gpio_regs *regs = priv->regs;
  41. int mask = OFFSET_TO_BIT(offset);
  42. clrsetbits_le32(&regs->swport_dr, mask, value ? mask : 0);
  43. setbits_le32(&regs->swport_ddr, mask);
  44. return 0;
  45. }
  46. static int rockchip_gpio_get_value(struct udevice *dev, unsigned offset)
  47. {
  48. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  49. struct rockchip_gpio_regs *regs = priv->regs;
  50. return readl(&regs->ext_port) & OFFSET_TO_BIT(offset) ? 1 : 0;
  51. }
  52. static int rockchip_gpio_set_value(struct udevice *dev, unsigned offset,
  53. int value)
  54. {
  55. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  56. struct rockchip_gpio_regs *regs = priv->regs;
  57. int mask = OFFSET_TO_BIT(offset);
  58. clrsetbits_le32(&regs->swport_dr, mask, value ? mask : 0);
  59. return 0;
  60. }
  61. static int rockchip_gpio_get_function(struct udevice *dev, unsigned offset)
  62. {
  63. #ifdef CONFIG_SPL_BUILD
  64. return -ENODATA;
  65. #else
  66. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  67. struct rockchip_gpio_regs *regs = priv->regs;
  68. bool is_output;
  69. int ret;
  70. ret = pinctrl_get_gpio_mux(priv->pinctrl, priv->bank, offset);
  71. if (ret)
  72. return ret;
  73. /* If it's not 0, then it is not a GPIO */
  74. if (ret)
  75. return GPIOF_FUNC;
  76. is_output = readl(&regs->swport_ddr) & OFFSET_TO_BIT(offset);
  77. return is_output ? GPIOF_OUTPUT : GPIOF_INPUT;
  78. #endif
  79. }
  80. static int rockchip_gpio_probe(struct udevice *dev)
  81. {
  82. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  83. struct rockchip_gpio_priv *priv = dev_get_priv(dev);
  84. char *end;
  85. int ret;
  86. /* This only supports RK3288 at present */
  87. priv->regs = (struct rockchip_gpio_regs *)dev_get_addr(dev);
  88. ret = uclass_first_device_err(UCLASS_PINCTRL, &priv->pinctrl);
  89. if (ret)
  90. return ret;
  91. uc_priv->gpio_count = ROCKCHIP_GPIOS_PER_BANK;
  92. end = strrchr(dev->name, '@');
  93. priv->bank = trailing_strtoln(dev->name, end);
  94. priv->name[0] = 'A' + priv->bank;
  95. uc_priv->bank_name = priv->name;
  96. return 0;
  97. }
  98. static const struct dm_gpio_ops gpio_rockchip_ops = {
  99. .direction_input = rockchip_gpio_direction_input,
  100. .direction_output = rockchip_gpio_direction_output,
  101. .get_value = rockchip_gpio_get_value,
  102. .set_value = rockchip_gpio_set_value,
  103. .get_function = rockchip_gpio_get_function,
  104. };
  105. static const struct udevice_id rockchip_gpio_ids[] = {
  106. { .compatible = "rockchip,gpio-bank" },
  107. { }
  108. };
  109. U_BOOT_DRIVER(gpio_rockchip) = {
  110. .name = "gpio_rockchip",
  111. .id = UCLASS_GPIO,
  112. .of_match = rockchip_gpio_ids,
  113. .ops = &gpio_rockchip_ops,
  114. .priv_auto_alloc_size = sizeof(struct rockchip_gpio_priv),
  115. .probe = rockchip_gpio_probe,
  116. };