omap_hsmmc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Sukumar Ghorai <s-ghorai@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <mmc.h>
  28. #include <part.h>
  29. #include <i2c.h>
  30. #include <twl4030.h>
  31. #include <twl6030.h>
  32. #include <palmas.h>
  33. #include <asm/io.h>
  34. #include <asm/arch/mmc_host_def.h>
  35. #if !defined(CONFIG_SOC_KEYSTONE)
  36. #include <asm/gpio.h>
  37. #include <asm/arch/sys_proto.h>
  38. #endif
  39. #include <dm.h>
  40. #include <asm/arch-omap3/mux.h>
  41. DECLARE_GLOBAL_DATA_PTR;
  42. /* simplify defines to OMAP_HSMMC_USE_GPIO */
  43. #if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
  44. (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
  45. #define OMAP_HSMMC_USE_GPIO
  46. #else
  47. #undef OMAP_HSMMC_USE_GPIO
  48. #endif
  49. /* common definitions for all OMAPs */
  50. #define SYSCTL_SRC (1 << 25)
  51. #define SYSCTL_SRD (1 << 26)
  52. struct omap_hsmmc_data {
  53. struct hsmmc *base_addr;
  54. struct mmc_config cfg;
  55. #ifdef OMAP_HSMMC_USE_GPIO
  56. #ifdef CONFIG_DM_MMC
  57. struct gpio_desc cd_gpio; /* Change Detect GPIO */
  58. struct gpio_desc wp_gpio; /* Write Protect GPIO */
  59. bool cd_inverted;
  60. #else
  61. int cd_gpio;
  62. int wp_gpio;
  63. #endif
  64. #endif
  65. };
  66. /* If we fail after 1 second wait, something is really bad */
  67. #define MAX_RETRY_MS 1000
  68. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
  69. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  70. unsigned int siz);
  71. #if defined(OMAP_HSMMC_USE_GPIO) && !defined(CONFIG_DM_MMC)
  72. static int omap_mmc_setup_gpio_in(int gpio, const char *label)
  73. {
  74. int ret;
  75. #ifndef CONFIG_DM_GPIO
  76. if (!gpio_is_valid(gpio))
  77. return -1;
  78. #endif
  79. ret = gpio_request(gpio, label);
  80. if (ret)
  81. return ret;
  82. ret = gpio_direction_input(gpio);
  83. if (ret)
  84. return ret;
  85. return gpio;
  86. }
  87. #endif
  88. static unsigned char mmc_board_init(struct mmc *mmc)
  89. {
  90. #if defined(CONFIG_OMAP34XX)
  91. t2_t *t2_base = (t2_t *)T2_BASE;
  92. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  93. u32 pbias_lite;
  94. #ifdef CONFIG_MMC_OMAP36XX_PINS
  95. u32 wkup_ctrl = readl(OMAP34XX_CTRL_WKUP_CTRL);
  96. #endif
  97. pbias_lite = readl(&t2_base->pbias_lite);
  98. pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
  99. #ifdef CONFIG_TARGET_OMAP3_CAIRO
  100. /* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */
  101. pbias_lite &= ~PBIASLITEVMODE0;
  102. #endif
  103. #ifdef CONFIG_MMC_OMAP36XX_PINS
  104. if (get_cpu_family() == CPU_OMAP36XX) {
  105. /* Disable extended drain IO before changing PBIAS */
  106. wkup_ctrl &= ~OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ;
  107. writel(wkup_ctrl, OMAP34XX_CTRL_WKUP_CTRL);
  108. }
  109. #endif
  110. writel(pbias_lite, &t2_base->pbias_lite);
  111. writel(pbias_lite | PBIASLITEPWRDNZ1 |
  112. PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
  113. &t2_base->pbias_lite);
  114. #ifdef CONFIG_MMC_OMAP36XX_PINS
  115. if (get_cpu_family() == CPU_OMAP36XX)
  116. /* Enable extended drain IO after changing PBIAS */
  117. writel(wkup_ctrl |
  118. OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ,
  119. OMAP34XX_CTRL_WKUP_CTRL);
  120. #endif
  121. writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
  122. &t2_base->devconf0);
  123. writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
  124. &t2_base->devconf1);
  125. /* Change from default of 52MHz to 26MHz if necessary */
  126. if (!(mmc->cfg->host_caps & MMC_MODE_HS_52MHz))
  127. writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
  128. &t2_base->ctl_prog_io1);
  129. writel(readl(&prcm_base->fclken1_core) |
  130. EN_MMC1 | EN_MMC2 | EN_MMC3,
  131. &prcm_base->fclken1_core);
  132. writel(readl(&prcm_base->iclken1_core) |
  133. EN_MMC1 | EN_MMC2 | EN_MMC3,
  134. &prcm_base->iclken1_core);
  135. #endif
  136. #if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)
  137. /* PBIAS config needed for MMC1 only */
  138. if (mmc->block_dev.devnum == 0)
  139. vmmc_pbias_config(LDO_VOLT_3V0);
  140. #endif
  141. return 0;
  142. }
  143. void mmc_init_stream(struct hsmmc *mmc_base)
  144. {
  145. ulong start;
  146. writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
  147. writel(MMC_CMD0, &mmc_base->cmd);
  148. start = get_timer(0);
  149. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  150. if (get_timer(0) - start > MAX_RETRY_MS) {
  151. printf("%s: timedout waiting for cc!\n", __func__);
  152. return;
  153. }
  154. }
  155. writel(CC_MASK, &mmc_base->stat)
  156. ;
  157. writel(MMC_CMD0, &mmc_base->cmd)
  158. ;
  159. start = get_timer(0);
  160. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  161. if (get_timer(0) - start > MAX_RETRY_MS) {
  162. printf("%s: timedout waiting for cc2!\n", __func__);
  163. return;
  164. }
  165. }
  166. writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
  167. }
  168. static int omap_hsmmc_init_setup(struct mmc *mmc)
  169. {
  170. struct hsmmc *mmc_base;
  171. unsigned int reg_val;
  172. unsigned int dsor;
  173. ulong start;
  174. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  175. mmc_board_init(mmc);
  176. writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
  177. &mmc_base->sysconfig);
  178. start = get_timer(0);
  179. while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
  180. if (get_timer(0) - start > MAX_RETRY_MS) {
  181. printf("%s: timedout waiting for cc2!\n", __func__);
  182. return -ETIMEDOUT;
  183. }
  184. }
  185. writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
  186. start = get_timer(0);
  187. while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
  188. if (get_timer(0) - start > MAX_RETRY_MS) {
  189. printf("%s: timedout waiting for softresetall!\n",
  190. __func__);
  191. return -ETIMEDOUT;
  192. }
  193. }
  194. writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
  195. writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
  196. &mmc_base->capa);
  197. reg_val = readl(&mmc_base->con) & RESERVED_MASK;
  198. writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
  199. MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
  200. HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
  201. dsor = 240;
  202. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  203. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  204. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  205. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  206. start = get_timer(0);
  207. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  208. if (get_timer(0) - start > MAX_RETRY_MS) {
  209. printf("%s: timedout waiting for ics!\n", __func__);
  210. return -ETIMEDOUT;
  211. }
  212. }
  213. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  214. writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
  215. writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
  216. IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
  217. &mmc_base->ie);
  218. mmc_init_stream(mmc_base);
  219. return 0;
  220. }
  221. /*
  222. * MMC controller internal finite state machine reset
  223. *
  224. * Used to reset command or data internal state machines, using respectively
  225. * SRC or SRD bit of SYSCTL register
  226. */
  227. static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
  228. {
  229. ulong start;
  230. mmc_reg_out(&mmc_base->sysctl, bit, bit);
  231. /*
  232. * CMD(DAT) lines reset procedures are slightly different
  233. * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
  234. * According to OMAP3 TRM:
  235. * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
  236. * returns to 0x0.
  237. * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
  238. * procedure steps must be as follows:
  239. * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
  240. * MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
  241. * 2. Poll the SRC(SRD) bit until it is set to 0x1.
  242. * 3. Wait until the SRC (SRD) bit returns to 0x0
  243. * (reset procedure is completed).
  244. */
  245. #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  246. defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX)
  247. if (!(readl(&mmc_base->sysctl) & bit)) {
  248. start = get_timer(0);
  249. while (!(readl(&mmc_base->sysctl) & bit)) {
  250. if (get_timer(0) - start > MAX_RETRY_MS)
  251. return;
  252. }
  253. }
  254. #endif
  255. start = get_timer(0);
  256. while ((readl(&mmc_base->sysctl) & bit) != 0) {
  257. if (get_timer(0) - start > MAX_RETRY_MS) {
  258. printf("%s: timedout waiting for sysctl %x to clear\n",
  259. __func__, bit);
  260. return;
  261. }
  262. }
  263. }
  264. static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  265. struct mmc_data *data)
  266. {
  267. struct hsmmc *mmc_base;
  268. unsigned int flags, mmc_stat;
  269. ulong start;
  270. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  271. start = get_timer(0);
  272. while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
  273. if (get_timer(0) - start > MAX_RETRY_MS) {
  274. printf("%s: timedout waiting on cmd inhibit to clear\n",
  275. __func__);
  276. return -ETIMEDOUT;
  277. }
  278. }
  279. writel(0xFFFFFFFF, &mmc_base->stat);
  280. start = get_timer(0);
  281. while (readl(&mmc_base->stat)) {
  282. if (get_timer(0) - start > MAX_RETRY_MS) {
  283. printf("%s: timedout waiting for STAT (%x) to clear\n",
  284. __func__, readl(&mmc_base->stat));
  285. return -ETIMEDOUT;
  286. }
  287. }
  288. /*
  289. * CMDREG
  290. * CMDIDX[13:8] : Command index
  291. * DATAPRNT[5] : Data Present Select
  292. * ENCMDIDX[4] : Command Index Check Enable
  293. * ENCMDCRC[3] : Command CRC Check Enable
  294. * RSPTYP[1:0]
  295. * 00 = No Response
  296. * 01 = Length 136
  297. * 10 = Length 48
  298. * 11 = Length 48 Check busy after response
  299. */
  300. /* Delay added before checking the status of frq change
  301. * retry not supported by mmc.c(core file)
  302. */
  303. if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
  304. udelay(50000); /* wait 50 ms */
  305. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  306. flags = 0;
  307. else if (cmd->resp_type & MMC_RSP_136)
  308. flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
  309. else if (cmd->resp_type & MMC_RSP_BUSY)
  310. flags = RSP_TYPE_LGHT48B;
  311. else
  312. flags = RSP_TYPE_LGHT48;
  313. /* enable default flags */
  314. flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
  315. MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
  316. if (cmd->resp_type & MMC_RSP_CRC)
  317. flags |= CCCE_CHECK;
  318. if (cmd->resp_type & MMC_RSP_OPCODE)
  319. flags |= CICE_CHECK;
  320. if (data) {
  321. if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  322. (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
  323. flags |= (MSBS_MULTIBLK | BCE_ENABLE);
  324. data->blocksize = 512;
  325. writel(data->blocksize | (data->blocks << 16),
  326. &mmc_base->blk);
  327. } else
  328. writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
  329. if (data->flags & MMC_DATA_READ)
  330. flags |= (DP_DATA | DDIR_READ);
  331. else
  332. flags |= (DP_DATA | DDIR_WRITE);
  333. }
  334. writel(cmd->cmdarg, &mmc_base->arg);
  335. udelay(20); /* To fix "No status update" error on eMMC */
  336. writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
  337. start = get_timer(0);
  338. do {
  339. mmc_stat = readl(&mmc_base->stat);
  340. if (get_timer(0) - start > MAX_RETRY_MS) {
  341. printf("%s : timeout: No status update\n", __func__);
  342. return -ETIMEDOUT;
  343. }
  344. } while (!mmc_stat);
  345. if ((mmc_stat & IE_CTO) != 0) {
  346. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
  347. return -ETIMEDOUT;
  348. } else if ((mmc_stat & ERRI_MASK) != 0)
  349. return -1;
  350. if (mmc_stat & CC_MASK) {
  351. writel(CC_MASK, &mmc_base->stat);
  352. if (cmd->resp_type & MMC_RSP_PRESENT) {
  353. if (cmd->resp_type & MMC_RSP_136) {
  354. /* response type 2 */
  355. cmd->response[3] = readl(&mmc_base->rsp10);
  356. cmd->response[2] = readl(&mmc_base->rsp32);
  357. cmd->response[1] = readl(&mmc_base->rsp54);
  358. cmd->response[0] = readl(&mmc_base->rsp76);
  359. } else
  360. /* response types 1, 1b, 3, 4, 5, 6 */
  361. cmd->response[0] = readl(&mmc_base->rsp10);
  362. }
  363. }
  364. if (data && (data->flags & MMC_DATA_READ)) {
  365. mmc_read_data(mmc_base, data->dest,
  366. data->blocksize * data->blocks);
  367. } else if (data && (data->flags & MMC_DATA_WRITE)) {
  368. mmc_write_data(mmc_base, data->src,
  369. data->blocksize * data->blocks);
  370. }
  371. return 0;
  372. }
  373. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
  374. {
  375. unsigned int *output_buf = (unsigned int *)buf;
  376. unsigned int mmc_stat;
  377. unsigned int count;
  378. /*
  379. * Start Polled Read
  380. */
  381. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  382. count /= 4;
  383. while (size) {
  384. ulong start = get_timer(0);
  385. do {
  386. mmc_stat = readl(&mmc_base->stat);
  387. if (get_timer(0) - start > MAX_RETRY_MS) {
  388. printf("%s: timedout waiting for status!\n",
  389. __func__);
  390. return -ETIMEDOUT;
  391. }
  392. } while (mmc_stat == 0);
  393. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  394. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  395. if ((mmc_stat & ERRI_MASK) != 0)
  396. return 1;
  397. if (mmc_stat & BRR_MASK) {
  398. unsigned int k;
  399. writel(readl(&mmc_base->stat) | BRR_MASK,
  400. &mmc_base->stat);
  401. for (k = 0; k < count; k++) {
  402. *output_buf = readl(&mmc_base->data);
  403. output_buf++;
  404. }
  405. size -= (count*4);
  406. }
  407. if (mmc_stat & BWR_MASK)
  408. writel(readl(&mmc_base->stat) | BWR_MASK,
  409. &mmc_base->stat);
  410. if (mmc_stat & TC_MASK) {
  411. writel(readl(&mmc_base->stat) | TC_MASK,
  412. &mmc_base->stat);
  413. break;
  414. }
  415. }
  416. return 0;
  417. }
  418. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  419. unsigned int size)
  420. {
  421. unsigned int *input_buf = (unsigned int *)buf;
  422. unsigned int mmc_stat;
  423. unsigned int count;
  424. /*
  425. * Start Polled Write
  426. */
  427. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  428. count /= 4;
  429. while (size) {
  430. ulong start = get_timer(0);
  431. do {
  432. mmc_stat = readl(&mmc_base->stat);
  433. if (get_timer(0) - start > MAX_RETRY_MS) {
  434. printf("%s: timedout waiting for status!\n",
  435. __func__);
  436. return -ETIMEDOUT;
  437. }
  438. } while (mmc_stat == 0);
  439. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  440. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  441. if ((mmc_stat & ERRI_MASK) != 0)
  442. return 1;
  443. if (mmc_stat & BWR_MASK) {
  444. unsigned int k;
  445. writel(readl(&mmc_base->stat) | BWR_MASK,
  446. &mmc_base->stat);
  447. for (k = 0; k < count; k++) {
  448. writel(*input_buf, &mmc_base->data);
  449. input_buf++;
  450. }
  451. size -= (count*4);
  452. }
  453. if (mmc_stat & BRR_MASK)
  454. writel(readl(&mmc_base->stat) | BRR_MASK,
  455. &mmc_base->stat);
  456. if (mmc_stat & TC_MASK) {
  457. writel(readl(&mmc_base->stat) | TC_MASK,
  458. &mmc_base->stat);
  459. break;
  460. }
  461. }
  462. return 0;
  463. }
  464. static int omap_hsmmc_set_ios(struct mmc *mmc)
  465. {
  466. struct hsmmc *mmc_base;
  467. unsigned int dsor = 0;
  468. ulong start;
  469. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  470. /* configue bus width */
  471. switch (mmc->bus_width) {
  472. case 8:
  473. writel(readl(&mmc_base->con) | DTW_8_BITMODE,
  474. &mmc_base->con);
  475. break;
  476. case 4:
  477. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  478. &mmc_base->con);
  479. writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
  480. &mmc_base->hctl);
  481. break;
  482. case 1:
  483. default:
  484. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  485. &mmc_base->con);
  486. writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
  487. &mmc_base->hctl);
  488. break;
  489. }
  490. /* configure clock with 96Mhz system clock.
  491. */
  492. if (mmc->clock != 0) {
  493. dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
  494. if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
  495. dsor++;
  496. }
  497. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  498. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  499. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  500. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  501. start = get_timer(0);
  502. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  503. if (get_timer(0) - start > MAX_RETRY_MS) {
  504. printf("%s: timedout waiting for ics!\n", __func__);
  505. return -ETIMEDOUT;
  506. }
  507. }
  508. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  509. return 0;
  510. }
  511. #ifdef OMAP_HSMMC_USE_GPIO
  512. #ifdef CONFIG_DM_MMC
  513. static int omap_hsmmc_getcd(struct mmc *mmc)
  514. {
  515. struct omap_hsmmc_data *priv = mmc->priv;
  516. int value;
  517. value = dm_gpio_get_value(&priv->cd_gpio);
  518. /* if no CD return as 1 */
  519. if (value < 0)
  520. return 1;
  521. if (priv->cd_inverted)
  522. return !value;
  523. return value;
  524. }
  525. static int omap_hsmmc_getwp(struct mmc *mmc)
  526. {
  527. struct omap_hsmmc_data *priv = mmc->priv;
  528. int value;
  529. value = dm_gpio_get_value(&priv->wp_gpio);
  530. /* if no WP return as 0 */
  531. if (value < 0)
  532. return 0;
  533. return value;
  534. }
  535. #else
  536. static int omap_hsmmc_getcd(struct mmc *mmc)
  537. {
  538. struct omap_hsmmc_data *priv_data = mmc->priv;
  539. int cd_gpio;
  540. /* if no CD return as 1 */
  541. cd_gpio = priv_data->cd_gpio;
  542. if (cd_gpio < 0)
  543. return 1;
  544. /* NOTE: assumes card detect signal is active-low */
  545. return !gpio_get_value(cd_gpio);
  546. }
  547. static int omap_hsmmc_getwp(struct mmc *mmc)
  548. {
  549. struct omap_hsmmc_data *priv_data = mmc->priv;
  550. int wp_gpio;
  551. /* if no WP return as 0 */
  552. wp_gpio = priv_data->wp_gpio;
  553. if (wp_gpio < 0)
  554. return 0;
  555. /* NOTE: assumes write protect signal is active-high */
  556. return gpio_get_value(wp_gpio);
  557. }
  558. #endif
  559. #endif
  560. static const struct mmc_ops omap_hsmmc_ops = {
  561. .send_cmd = omap_hsmmc_send_cmd,
  562. .set_ios = omap_hsmmc_set_ios,
  563. .init = omap_hsmmc_init_setup,
  564. #ifdef OMAP_HSMMC_USE_GPIO
  565. .getcd = omap_hsmmc_getcd,
  566. .getwp = omap_hsmmc_getwp,
  567. #endif
  568. };
  569. #ifndef CONFIG_DM_MMC
  570. int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
  571. int wp_gpio)
  572. {
  573. struct mmc *mmc;
  574. struct omap_hsmmc_data *priv_data;
  575. struct mmc_config *cfg;
  576. uint host_caps_val;
  577. priv_data = malloc(sizeof(*priv_data));
  578. if (priv_data == NULL)
  579. return -1;
  580. host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS;
  581. switch (dev_index) {
  582. case 0:
  583. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  584. break;
  585. #ifdef OMAP_HSMMC2_BASE
  586. case 1:
  587. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
  588. #if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  589. defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \
  590. defined(CONFIG_AM43XX) || defined(CONFIG_SOC_KEYSTONE)) && \
  591. defined(CONFIG_HSMMC2_8BIT)
  592. /* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
  593. host_caps_val |= MMC_MODE_8BIT;
  594. #endif
  595. break;
  596. #endif
  597. #ifdef OMAP_HSMMC3_BASE
  598. case 2:
  599. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
  600. #if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT)
  601. /* Enable 8-bit interface for eMMC on DRA7XX */
  602. host_caps_val |= MMC_MODE_8BIT;
  603. #endif
  604. break;
  605. #endif
  606. default:
  607. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  608. return 1;
  609. }
  610. #ifdef OMAP_HSMMC_USE_GPIO
  611. /* on error gpio values are set to -1, which is what we want */
  612. priv_data->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
  613. priv_data->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
  614. #endif
  615. cfg = &priv_data->cfg;
  616. cfg->name = "OMAP SD/MMC";
  617. cfg->ops = &omap_hsmmc_ops;
  618. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  619. cfg->host_caps = host_caps_val & ~host_caps_mask;
  620. cfg->f_min = 400000;
  621. if (f_max != 0)
  622. cfg->f_max = f_max;
  623. else {
  624. if (cfg->host_caps & MMC_MODE_HS) {
  625. if (cfg->host_caps & MMC_MODE_HS_52MHz)
  626. cfg->f_max = 52000000;
  627. else
  628. cfg->f_max = 26000000;
  629. } else
  630. cfg->f_max = 20000000;
  631. }
  632. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  633. #if defined(CONFIG_OMAP34XX)
  634. /*
  635. * Silicon revs 2.1 and older do not support multiblock transfers.
  636. */
  637. if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
  638. cfg->b_max = 1;
  639. #endif
  640. mmc = mmc_create(cfg, priv_data);
  641. if (mmc == NULL)
  642. return -1;
  643. return 0;
  644. }
  645. #else
  646. static int omap_hsmmc_ofdata_to_platdata(struct udevice *dev)
  647. {
  648. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  649. const void *fdt = gd->fdt_blob;
  650. int node = dev_of_offset(dev);
  651. struct mmc_config *cfg;
  652. int val;
  653. priv->base_addr = map_physmem(dev_get_addr(dev), sizeof(struct hsmmc *),
  654. MAP_NOCACHE);
  655. cfg = &priv->cfg;
  656. cfg->host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
  657. val = fdtdec_get_int(fdt, node, "bus-width", -1);
  658. if (val < 0) {
  659. printf("error: bus-width property missing\n");
  660. return -ENOENT;
  661. }
  662. switch (val) {
  663. case 0x8:
  664. cfg->host_caps |= MMC_MODE_8BIT;
  665. case 0x4:
  666. cfg->host_caps |= MMC_MODE_4BIT;
  667. break;
  668. default:
  669. printf("error: invalid bus-width property\n");
  670. return -ENOENT;
  671. }
  672. cfg->f_min = 400000;
  673. cfg->f_max = fdtdec_get_int(fdt, node, "max-frequency", 52000000);
  674. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  675. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  676. #ifdef OMAP_HSMMC_USE_GPIO
  677. priv->cd_inverted = fdtdec_get_bool(fdt, node, "cd-inverted");
  678. #endif
  679. return 0;
  680. }
  681. static int omap_hsmmc_probe(struct udevice *dev)
  682. {
  683. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  684. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  685. struct mmc_config *cfg;
  686. struct mmc *mmc;
  687. cfg = &priv->cfg;
  688. cfg->name = "OMAP SD/MMC";
  689. cfg->ops = &omap_hsmmc_ops;
  690. mmc = mmc_create(cfg, priv);
  691. if (mmc == NULL)
  692. return -1;
  693. #ifdef OMAP_HSMMC_USE_GPIO
  694. gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
  695. gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
  696. #endif
  697. mmc->dev = dev;
  698. upriv->mmc = mmc;
  699. return 0;
  700. }
  701. static const struct udevice_id omap_hsmmc_ids[] = {
  702. { .compatible = "ti,omap3-hsmmc" },
  703. { .compatible = "ti,omap4-hsmmc" },
  704. { .compatible = "ti,am33xx-hsmmc" },
  705. { }
  706. };
  707. U_BOOT_DRIVER(omap_hsmmc) = {
  708. .name = "omap_hsmmc",
  709. .id = UCLASS_MMC,
  710. .of_match = omap_hsmmc_ids,
  711. .ofdata_to_platdata = omap_hsmmc_ofdata_to_platdata,
  712. .probe = omap_hsmmc_probe,
  713. .priv_auto_alloc_size = sizeof(struct omap_hsmmc_data),
  714. };
  715. #endif