board.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
  4. * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
  5. *
  6. * (C) Copyright 2007-2011
  7. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  8. * Tom Cubie <tangliang@allwinnertech.com>
  9. *
  10. * Some board init for the Allwinner A10-evb board.
  11. */
  12. #include <common.h>
  13. #include <dm.h>
  14. #include <mmc.h>
  15. #include <axp_pmic.h>
  16. #include <generic-phy.h>
  17. #include <phy-sun4i-usb.h>
  18. #include <asm/arch/clock.h>
  19. #include <asm/arch/cpu.h>
  20. #include <asm/arch/display.h>
  21. #include <asm/arch/dram.h>
  22. #include <asm/arch/gpio.h>
  23. #include <asm/arch/mmc.h>
  24. #include <asm/arch/spl.h>
  25. #ifndef CONFIG_ARM64
  26. #include <asm/armv7.h>
  27. #endif
  28. #include <asm/gpio.h>
  29. #include <asm/io.h>
  30. #include <crc.h>
  31. #include <environment.h>
  32. #include <linux/libfdt.h>
  33. #include <nand.h>
  34. #include <net.h>
  35. #include <spl.h>
  36. #include <sy8106a.h>
  37. #include <asm/setup.h>
  38. #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
  39. /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
  40. int soft_i2c_gpio_sda;
  41. int soft_i2c_gpio_scl;
  42. static int soft_i2c_board_init(void)
  43. {
  44. int ret;
  45. soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
  46. if (soft_i2c_gpio_sda < 0) {
  47. printf("Error invalid soft i2c sda pin: '%s', err %d\n",
  48. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
  49. return soft_i2c_gpio_sda;
  50. }
  51. ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
  52. if (ret) {
  53. printf("Error requesting soft i2c sda pin: '%s', err %d\n",
  54. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
  55. return ret;
  56. }
  57. soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
  58. if (soft_i2c_gpio_scl < 0) {
  59. printf("Error invalid soft i2c scl pin: '%s', err %d\n",
  60. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
  61. return soft_i2c_gpio_scl;
  62. }
  63. ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
  64. if (ret) {
  65. printf("Error requesting soft i2c scl pin: '%s', err %d\n",
  66. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
  67. return ret;
  68. }
  69. return 0;
  70. }
  71. #else
  72. static int soft_i2c_board_init(void) { return 0; }
  73. #endif
  74. DECLARE_GLOBAL_DATA_PTR;
  75. void i2c_init_board(void)
  76. {
  77. #ifdef CONFIG_I2C0_ENABLE
  78. #if defined(CONFIG_MACH_SUN4I) || \
  79. defined(CONFIG_MACH_SUN5I) || \
  80. defined(CONFIG_MACH_SUN7I) || \
  81. defined(CONFIG_MACH_SUN8I_R40)
  82. sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
  83. sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
  84. clock_twi_onoff(0, 1);
  85. #elif defined(CONFIG_MACH_SUN6I)
  86. sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
  87. sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
  88. clock_twi_onoff(0, 1);
  89. #elif defined(CONFIG_MACH_SUN8I)
  90. sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
  91. sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
  92. clock_twi_onoff(0, 1);
  93. #endif
  94. #endif
  95. #ifdef CONFIG_I2C1_ENABLE
  96. #if defined(CONFIG_MACH_SUN4I) || \
  97. defined(CONFIG_MACH_SUN7I) || \
  98. defined(CONFIG_MACH_SUN8I_R40)
  99. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
  100. sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
  101. clock_twi_onoff(1, 1);
  102. #elif defined(CONFIG_MACH_SUN5I)
  103. sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
  104. sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
  105. clock_twi_onoff(1, 1);
  106. #elif defined(CONFIG_MACH_SUN6I)
  107. sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
  108. sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
  109. clock_twi_onoff(1, 1);
  110. #elif defined(CONFIG_MACH_SUN8I)
  111. sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
  112. sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
  113. clock_twi_onoff(1, 1);
  114. #endif
  115. #endif
  116. #ifdef CONFIG_I2C2_ENABLE
  117. #if defined(CONFIG_MACH_SUN4I) || \
  118. defined(CONFIG_MACH_SUN7I) || \
  119. defined(CONFIG_MACH_SUN8I_R40)
  120. sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
  121. sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
  122. clock_twi_onoff(2, 1);
  123. #elif defined(CONFIG_MACH_SUN5I)
  124. sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
  125. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
  126. clock_twi_onoff(2, 1);
  127. #elif defined(CONFIG_MACH_SUN6I)
  128. sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
  129. sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
  130. clock_twi_onoff(2, 1);
  131. #elif defined(CONFIG_MACH_SUN8I)
  132. sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
  133. sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
  134. clock_twi_onoff(2, 1);
  135. #endif
  136. #endif
  137. #ifdef CONFIG_I2C3_ENABLE
  138. #if defined(CONFIG_MACH_SUN6I)
  139. sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
  140. sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
  141. clock_twi_onoff(3, 1);
  142. #elif defined(CONFIG_MACH_SUN7I) || \
  143. defined(CONFIG_MACH_SUN8I_R40)
  144. sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
  145. sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
  146. clock_twi_onoff(3, 1);
  147. #endif
  148. #endif
  149. #ifdef CONFIG_I2C4_ENABLE
  150. #if defined(CONFIG_MACH_SUN7I) || \
  151. defined(CONFIG_MACH_SUN8I_R40)
  152. sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
  153. sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
  154. clock_twi_onoff(4, 1);
  155. #endif
  156. #endif
  157. #ifdef CONFIG_R_I2C_ENABLE
  158. #ifdef CONFIG_MACH_SUN50I
  159. clock_twi_onoff(5, 1);
  160. sunxi_gpio_set_cfgpin(SUNXI_GPL(8), SUN50I_GPL_R_TWI);
  161. sunxi_gpio_set_cfgpin(SUNXI_GPL(9), SUN50I_GPL_R_TWI);
  162. #else
  163. clock_twi_onoff(5, 1);
  164. sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
  165. sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
  166. #endif
  167. #endif
  168. }
  169. #if defined(CONFIG_ENV_IS_IN_MMC) && defined(CONFIG_ENV_IS_IN_FAT)
  170. enum env_location env_get_location(enum env_operation op, int prio)
  171. {
  172. switch (prio) {
  173. case 0:
  174. return ENVL_FAT;
  175. case 1:
  176. return ENVL_MMC;
  177. default:
  178. return ENVL_UNKNOWN;
  179. }
  180. }
  181. #endif
  182. /* add board specific code here */
  183. int board_init(void)
  184. {
  185. __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
  186. gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
  187. #ifndef CONFIG_ARM64
  188. asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
  189. debug("id_pfr1: 0x%08x\n", id_pfr1);
  190. /* Generic Timer Extension available? */
  191. if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
  192. uint32_t freq;
  193. debug("Setting CNTFRQ\n");
  194. /*
  195. * CNTFRQ is a secure register, so we will crash if we try to
  196. * write this from the non-secure world (read is OK, though).
  197. * In case some bootcode has already set the correct value,
  198. * we avoid the risk of writing to it.
  199. */
  200. asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
  201. if (freq != COUNTER_FREQUENCY) {
  202. debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
  203. freq, COUNTER_FREQUENCY);
  204. #ifdef CONFIG_NON_SECURE
  205. printf("arch timer frequency is wrong, but cannot adjust it\n");
  206. #else
  207. asm volatile("mcr p15, 0, %0, c14, c0, 0"
  208. : : "r"(COUNTER_FREQUENCY));
  209. #endif
  210. }
  211. }
  212. #endif /* !CONFIG_ARM64 */
  213. ret = axp_gpio_init();
  214. if (ret)
  215. return ret;
  216. #ifdef CONFIG_SATAPWR
  217. satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
  218. gpio_request(satapwr_pin, "satapwr");
  219. gpio_direction_output(satapwr_pin, 1);
  220. /* Give attached sata device time to power-up to avoid link timeouts */
  221. mdelay(500);
  222. #endif
  223. #ifdef CONFIG_MACPWR
  224. macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
  225. gpio_request(macpwr_pin, "macpwr");
  226. gpio_direction_output(macpwr_pin, 1);
  227. #endif
  228. #ifdef CONFIG_DM_I2C
  229. /*
  230. * Temporary workaround for enabling I2C clocks until proper sunxi DM
  231. * clk, reset and pinctrl drivers land.
  232. */
  233. i2c_init_board();
  234. #endif
  235. /* Uses dm gpio code so do this here and not in i2c_init_board() */
  236. return soft_i2c_board_init();
  237. }
  238. /*
  239. * On older SoCs the SPL is actually at address zero, so using NULL as
  240. * an error value does not work.
  241. */
  242. #define INVALID_SPL_HEADER ((void *)~0UL)
  243. static struct boot_file_head * get_spl_header(uint8_t req_version)
  244. {
  245. struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
  246. uint8_t spl_header_version = spl->spl_signature[3];
  247. /* Is there really the SPL header (still) there? */
  248. if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
  249. return INVALID_SPL_HEADER;
  250. if (spl_header_version < req_version) {
  251. printf("sunxi SPL version mismatch: expected %u, got %u\n",
  252. req_version, spl_header_version);
  253. return INVALID_SPL_HEADER;
  254. }
  255. return spl;
  256. }
  257. int dram_init(void)
  258. {
  259. struct boot_file_head *spl = get_spl_header(SPL_DRAM_HEADER_VERSION);
  260. if (spl == INVALID_SPL_HEADER)
  261. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0,
  262. PHYS_SDRAM_0_SIZE);
  263. else
  264. gd->ram_size = (phys_addr_t)spl->dram_size << 20;
  265. if (gd->ram_size > CONFIG_SUNXI_DRAM_MAX_SIZE)
  266. gd->ram_size = CONFIG_SUNXI_DRAM_MAX_SIZE;
  267. return 0;
  268. }
  269. #if defined(CONFIG_NAND_SUNXI)
  270. static void nand_pinmux_setup(void)
  271. {
  272. unsigned int pin;
  273. for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
  274. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  275. #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
  276. for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
  277. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  278. #endif
  279. /* sun4i / sun7i do have a PC23, but it is not used for nand,
  280. * only sun7i has a PC24 */
  281. #ifdef CONFIG_MACH_SUN7I
  282. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
  283. #endif
  284. }
  285. static void nand_clock_setup(void)
  286. {
  287. struct sunxi_ccm_reg *const ccm =
  288. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  289. setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
  290. #if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I || \
  291. defined CONFIG_MACH_SUN9I || defined CONFIG_MACH_SUN50I
  292. setbits_le32(&ccm->ahb_reset0_cfg, (1 << AHB_GATE_OFFSET_NAND0));
  293. #endif
  294. setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
  295. }
  296. void board_nand_init(void)
  297. {
  298. nand_pinmux_setup();
  299. nand_clock_setup();
  300. #ifndef CONFIG_SPL_BUILD
  301. sunxi_nand_init();
  302. #endif
  303. }
  304. #endif
  305. #ifdef CONFIG_MMC
  306. static void mmc_pinmux_setup(int sdc)
  307. {
  308. unsigned int pin;
  309. __maybe_unused int pins;
  310. switch (sdc) {
  311. case 0:
  312. /* SDC0: PF0-PF5 */
  313. for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
  314. sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
  315. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  316. sunxi_gpio_set_drv(pin, 2);
  317. }
  318. break;
  319. case 1:
  320. pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
  321. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
  322. defined(CONFIG_MACH_SUN8I_R40)
  323. if (pins == SUNXI_GPIO_H) {
  324. /* SDC1: PH22-PH-27 */
  325. for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
  326. sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
  327. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  328. sunxi_gpio_set_drv(pin, 2);
  329. }
  330. } else {
  331. /* SDC1: PG0-PG5 */
  332. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  333. sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
  334. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  335. sunxi_gpio_set_drv(pin, 2);
  336. }
  337. }
  338. #elif defined(CONFIG_MACH_SUN5I)
  339. /* SDC1: PG3-PG8 */
  340. for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
  341. sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
  342. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  343. sunxi_gpio_set_drv(pin, 2);
  344. }
  345. #elif defined(CONFIG_MACH_SUN6I)
  346. /* SDC1: PG0-PG5 */
  347. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  348. sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
  349. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  350. sunxi_gpio_set_drv(pin, 2);
  351. }
  352. #elif defined(CONFIG_MACH_SUN8I)
  353. if (pins == SUNXI_GPIO_D) {
  354. /* SDC1: PD2-PD7 */
  355. for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
  356. sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
  357. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  358. sunxi_gpio_set_drv(pin, 2);
  359. }
  360. } else {
  361. /* SDC1: PG0-PG5 */
  362. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  363. sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
  364. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  365. sunxi_gpio_set_drv(pin, 2);
  366. }
  367. }
  368. #endif
  369. break;
  370. case 2:
  371. pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
  372. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  373. /* SDC2: PC6-PC11 */
  374. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
  375. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  376. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  377. sunxi_gpio_set_drv(pin, 2);
  378. }
  379. #elif defined(CONFIG_MACH_SUN5I)
  380. if (pins == SUNXI_GPIO_E) {
  381. /* SDC2: PE4-PE9 */
  382. for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
  383. sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
  384. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  385. sunxi_gpio_set_drv(pin, 2);
  386. }
  387. } else {
  388. /* SDC2: PC6-PC15 */
  389. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  390. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  391. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  392. sunxi_gpio_set_drv(pin, 2);
  393. }
  394. }
  395. #elif defined(CONFIG_MACH_SUN6I)
  396. if (pins == SUNXI_GPIO_A) {
  397. /* SDC2: PA9-PA14 */
  398. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  399. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
  400. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  401. sunxi_gpio_set_drv(pin, 2);
  402. }
  403. } else {
  404. /* SDC2: PC6-PC15, PC24 */
  405. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  406. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  407. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  408. sunxi_gpio_set_drv(pin, 2);
  409. }
  410. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  411. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  412. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  413. }
  414. #elif defined(CONFIG_MACH_SUN8I_R40)
  415. /* SDC2: PC6-PC15, PC24 */
  416. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  417. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  418. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  419. sunxi_gpio_set_drv(pin, 2);
  420. }
  421. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  422. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  423. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  424. #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
  425. /* SDC2: PC5-PC6, PC8-PC16 */
  426. for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
  427. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  428. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  429. sunxi_gpio_set_drv(pin, 2);
  430. }
  431. for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
  432. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  433. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  434. sunxi_gpio_set_drv(pin, 2);
  435. }
  436. #elif defined(CONFIG_MACH_SUN50I_H6)
  437. /* SDC2: PC4-PC14 */
  438. for (pin = SUNXI_GPC(4); pin <= SUNXI_GPC(14); pin++) {
  439. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  440. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  441. sunxi_gpio_set_drv(pin, 2);
  442. }
  443. #elif defined(CONFIG_MACH_SUN9I)
  444. /* SDC2: PC6-PC16 */
  445. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
  446. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  447. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  448. sunxi_gpio_set_drv(pin, 2);
  449. }
  450. #endif
  451. break;
  452. case 3:
  453. pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
  454. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
  455. defined(CONFIG_MACH_SUN8I_R40)
  456. /* SDC3: PI4-PI9 */
  457. for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
  458. sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
  459. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  460. sunxi_gpio_set_drv(pin, 2);
  461. }
  462. #elif defined(CONFIG_MACH_SUN6I)
  463. if (pins == SUNXI_GPIO_A) {
  464. /* SDC3: PA9-PA14 */
  465. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  466. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
  467. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  468. sunxi_gpio_set_drv(pin, 2);
  469. }
  470. } else {
  471. /* SDC3: PC6-PC15, PC24 */
  472. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  473. sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
  474. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  475. sunxi_gpio_set_drv(pin, 2);
  476. }
  477. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
  478. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  479. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  480. }
  481. #endif
  482. break;
  483. default:
  484. printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
  485. break;
  486. }
  487. }
  488. int board_mmc_init(bd_t *bis)
  489. {
  490. __maybe_unused struct mmc *mmc0, *mmc1;
  491. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
  492. mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
  493. if (!mmc0)
  494. return -1;
  495. #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
  496. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  497. mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  498. if (!mmc1)
  499. return -1;
  500. #endif
  501. return 0;
  502. }
  503. #endif
  504. #ifdef CONFIG_SPL_BUILD
  505. static void sunxi_spl_store_dram_size(phys_addr_t dram_size)
  506. {
  507. struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
  508. if (spl == INVALID_SPL_HEADER)
  509. return;
  510. /* Promote the header version for U-Boot proper, if needed. */
  511. if (spl->spl_signature[3] < SPL_DRAM_HEADER_VERSION)
  512. spl->spl_signature[3] = SPL_DRAM_HEADER_VERSION;
  513. spl->dram_size = dram_size >> 20;
  514. }
  515. void sunxi_board_init(void)
  516. {
  517. int power_failed = 0;
  518. #ifdef CONFIG_SY8106A_POWER
  519. power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
  520. #endif
  521. #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
  522. defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  523. defined CONFIG_AXP818_POWER
  524. power_failed = axp_init();
  525. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  526. defined CONFIG_AXP818_POWER
  527. power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
  528. #endif
  529. power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
  530. power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
  531. #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
  532. power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
  533. #endif
  534. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  535. defined CONFIG_AXP818_POWER
  536. power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
  537. #endif
  538. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  539. defined CONFIG_AXP818_POWER
  540. power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
  541. #endif
  542. power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
  543. #if !defined(CONFIG_AXP152_POWER)
  544. power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
  545. #endif
  546. #ifdef CONFIG_AXP209_POWER
  547. power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
  548. #endif
  549. #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
  550. defined(CONFIG_AXP818_POWER)
  551. power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
  552. power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
  553. #if !defined CONFIG_AXP809_POWER
  554. power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
  555. power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
  556. #endif
  557. power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
  558. power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
  559. power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
  560. #endif
  561. #ifdef CONFIG_AXP818_POWER
  562. power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
  563. power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
  564. power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
  565. #endif
  566. #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
  567. power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
  568. #endif
  569. #endif
  570. printf("DRAM:");
  571. gd->ram_size = sunxi_dram_init();
  572. printf(" %d MiB\n", (int)(gd->ram_size >> 20));
  573. if (!gd->ram_size)
  574. hang();
  575. sunxi_spl_store_dram_size(gd->ram_size);
  576. /*
  577. * Only clock up the CPU to full speed if we are reasonably
  578. * assured it's being powered with suitable core voltage
  579. */
  580. if (!power_failed)
  581. clock_set_pll1(CONFIG_SYS_CLK_FREQ);
  582. else
  583. printf("Failed to set core voltage! Can't set CPU frequency\n");
  584. }
  585. #endif
  586. #ifdef CONFIG_USB_GADGET
  587. int g_dnl_board_usb_cable_connected(void)
  588. {
  589. struct udevice *dev;
  590. struct phy phy;
  591. int ret;
  592. ret = uclass_get_device(UCLASS_USB_DEV_GENERIC, 0, &dev);
  593. if (ret) {
  594. pr_err("%s: Cannot find USB device\n", __func__);
  595. return ret;
  596. }
  597. ret = generic_phy_get_by_name(dev, "usb", &phy);
  598. if (ret) {
  599. pr_err("failed to get %s USB PHY\n", dev->name);
  600. return ret;
  601. }
  602. ret = generic_phy_init(&phy);
  603. if (ret) {
  604. pr_err("failed to init %s USB PHY\n", dev->name);
  605. return ret;
  606. }
  607. ret = sun4i_usb_phy_vbus_detect(&phy);
  608. if (ret == 1) {
  609. pr_err("A charger is plugged into the OTG\n");
  610. return -ENODEV;
  611. }
  612. return ret;
  613. }
  614. #endif
  615. #ifdef CONFIG_SERIAL_TAG
  616. void get_board_serial(struct tag_serialnr *serialnr)
  617. {
  618. char *serial_string;
  619. unsigned long long serial;
  620. serial_string = env_get("serial#");
  621. if (serial_string) {
  622. serial = simple_strtoull(serial_string, NULL, 16);
  623. serialnr->high = (unsigned int) (serial >> 32);
  624. serialnr->low = (unsigned int) (serial & 0xffffffff);
  625. } else {
  626. serialnr->high = 0;
  627. serialnr->low = 0;
  628. }
  629. }
  630. #endif
  631. /*
  632. * Check the SPL header for the "sunxi" variant. If found: parse values
  633. * that might have been passed by the loader ("fel" utility), and update
  634. * the environment accordingly.
  635. */
  636. static void parse_spl_header(const uint32_t spl_addr)
  637. {
  638. struct boot_file_head *spl = get_spl_header(SPL_ENV_HEADER_VERSION);
  639. if (spl == INVALID_SPL_HEADER)
  640. return;
  641. if (!spl->fel_script_address)
  642. return;
  643. if (spl->fel_uEnv_length != 0) {
  644. /*
  645. * data is expected in uEnv.txt compatible format, so "env
  646. * import -t" the string(s) at fel_script_address right away.
  647. */
  648. himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
  649. spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
  650. return;
  651. }
  652. /* otherwise assume .scr format (mkimage-type script) */
  653. env_set_hex("fel_scriptaddr", spl->fel_script_address);
  654. }
  655. /*
  656. * Note this function gets called multiple times.
  657. * It must not make any changes to env variables which already exist.
  658. */
  659. static void setup_environment(const void *fdt)
  660. {
  661. char serial_string[17] = { 0 };
  662. unsigned int sid[4];
  663. uint8_t mac_addr[6];
  664. char ethaddr[16];
  665. int i, ret;
  666. ret = sunxi_get_sid(sid);
  667. if (ret == 0 && sid[0] != 0) {
  668. /*
  669. * The single words 1 - 3 of the SID have quite a few bits
  670. * which are the same on many models, so we take a crc32
  671. * of all 3 words, to get a more unique value.
  672. *
  673. * Note we only do this on newer SoCs as we cannot change
  674. * the algorithm on older SoCs since those have been using
  675. * fixed mac-addresses based on only using word 3 for a
  676. * long time and changing a fixed mac-address with an
  677. * u-boot update is not good.
  678. */
  679. #if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
  680. !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
  681. !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
  682. sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
  683. #endif
  684. /* Ensure the NIC specific bytes of the mac are not all 0 */
  685. if ((sid[3] & 0xffffff) == 0)
  686. sid[3] |= 0x800000;
  687. for (i = 0; i < 4; i++) {
  688. sprintf(ethaddr, "ethernet%d", i);
  689. if (!fdt_get_alias(fdt, ethaddr))
  690. continue;
  691. if (i == 0)
  692. strcpy(ethaddr, "ethaddr");
  693. else
  694. sprintf(ethaddr, "eth%daddr", i);
  695. if (env_get(ethaddr))
  696. continue;
  697. /* Non OUI / registered MAC address */
  698. mac_addr[0] = (i << 4) | 0x02;
  699. mac_addr[1] = (sid[0] >> 0) & 0xff;
  700. mac_addr[2] = (sid[3] >> 24) & 0xff;
  701. mac_addr[3] = (sid[3] >> 16) & 0xff;
  702. mac_addr[4] = (sid[3] >> 8) & 0xff;
  703. mac_addr[5] = (sid[3] >> 0) & 0xff;
  704. eth_env_set_enetaddr(ethaddr, mac_addr);
  705. }
  706. if (!env_get("serial#")) {
  707. snprintf(serial_string, sizeof(serial_string),
  708. "%08x%08x", sid[0], sid[3]);
  709. env_set("serial#", serial_string);
  710. }
  711. }
  712. }
  713. int misc_init_r(void)
  714. {
  715. uint boot;
  716. env_set("fel_booted", NULL);
  717. env_set("fel_scriptaddr", NULL);
  718. env_set("mmc_bootdev", NULL);
  719. boot = sunxi_get_boot_device();
  720. /* determine if we are running in FEL mode */
  721. if (boot == BOOT_DEVICE_BOARD) {
  722. env_set("fel_booted", "1");
  723. parse_spl_header(SPL_ADDR);
  724. /* or if we booted from MMC, and which one */
  725. } else if (boot == BOOT_DEVICE_MMC1) {
  726. env_set("mmc_bootdev", "0");
  727. } else if (boot == BOOT_DEVICE_MMC2) {
  728. env_set("mmc_bootdev", "1");
  729. }
  730. setup_environment(gd->fdt_blob);
  731. #ifdef CONFIG_USB_ETHER
  732. usb_ether_init();
  733. #endif
  734. return 0;
  735. }
  736. int ft_board_setup(void *blob, bd_t *bd)
  737. {
  738. int __maybe_unused r;
  739. /*
  740. * Call setup_environment again in case the boot fdt has
  741. * ethernet aliases the u-boot copy does not have.
  742. */
  743. setup_environment(blob);
  744. #ifdef CONFIG_VIDEO_DT_SIMPLEFB
  745. r = sunxi_simplefb_setup(blob);
  746. if (r)
  747. return r;
  748. #endif
  749. return 0;
  750. }
  751. #ifdef CONFIG_SPL_LOAD_FIT
  752. int board_fit_config_name_match(const char *name)
  753. {
  754. struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
  755. const char *cmp_str = (const char *)spl;
  756. /* Check if there is a DT name stored in the SPL header and use that. */
  757. if (spl != INVALID_SPL_HEADER && spl->dt_name_offset) {
  758. cmp_str += spl->dt_name_offset;
  759. } else {
  760. #ifdef CONFIG_DEFAULT_DEVICE_TREE
  761. cmp_str = CONFIG_DEFAULT_DEVICE_TREE;
  762. #else
  763. return 0;
  764. #endif
  765. };
  766. #ifdef CONFIG_PINE64_DT_SELECTION
  767. /* Differentiate the two Pine64 board DTs by their DRAM size. */
  768. if (strstr(name, "-pine64") && strstr(cmp_str, "-pine64")) {
  769. if ((gd->ram_size > 512 * 1024 * 1024))
  770. return !strstr(name, "plus");
  771. else
  772. return !!strstr(name, "plus");
  773. } else {
  774. return strcmp(name, cmp_str);
  775. }
  776. #endif
  777. return strcmp(name, cmp_str);
  778. }
  779. #endif