mmc.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (C) Copyright 2007-2011
  4. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  5. * Aaron <leafy.myeh@allwinnertech.com>
  6. *
  7. * MMC register definition for allwinner sunxi platform.
  8. */
  9. #ifndef _SUNXI_MMC_H
  10. #define _SUNXI_MMC_H
  11. #include <linux/types.h>
  12. struct sunxi_mmc {
  13. u32 gctrl; /* 0x00 global control */
  14. u32 clkcr; /* 0x04 clock control */
  15. u32 timeout; /* 0x08 time out */
  16. u32 width; /* 0x0c bus width */
  17. u32 blksz; /* 0x10 block size */
  18. u32 bytecnt; /* 0x14 byte count */
  19. u32 cmd; /* 0x18 command */
  20. u32 arg; /* 0x1c argument */
  21. u32 resp0; /* 0x20 response 0 */
  22. u32 resp1; /* 0x24 response 1 */
  23. u32 resp2; /* 0x28 response 2 */
  24. u32 resp3; /* 0x2c response 3 */
  25. u32 imask; /* 0x30 interrupt mask */
  26. u32 mint; /* 0x34 masked interrupt status */
  27. u32 rint; /* 0x38 raw interrupt status */
  28. u32 status; /* 0x3c status */
  29. u32 ftrglevel; /* 0x40 FIFO threshold watermark*/
  30. u32 funcsel; /* 0x44 function select */
  31. u32 cbcr; /* 0x48 CIU byte count */
  32. u32 bbcr; /* 0x4c BIU byte count */
  33. u32 dbgc; /* 0x50 debug enable */
  34. u32 res0; /* 0x54 reserved */
  35. u32 a12a; /* 0x58 Auto command 12 argument */
  36. u32 ntsr; /* 0x5c New timing set register */
  37. u32 res1[8];
  38. u32 dmac; /* 0x80 internal DMA control */
  39. u32 dlba; /* 0x84 internal DMA descr list base address */
  40. u32 idst; /* 0x88 internal DMA status */
  41. u32 idie; /* 0x8c internal DMA interrupt enable */
  42. u32 chda; /* 0x90 */
  43. u32 cbda; /* 0x94 */
  44. u32 res2[26];
  45. #if defined(CONFIG_SUNXI_GEN_SUN6I) || defined(CONFIG_MACH_SUN50I_H6)
  46. u32 res3[17];
  47. u32 samp_dl;
  48. u32 res4[46];
  49. #endif
  50. u32 fifo; /* 0x100 / 0x200 FIFO access address */
  51. };
  52. #define SUNXI_MMC_CLK_POWERSAVE (0x1 << 17)
  53. #define SUNXI_MMC_CLK_ENABLE (0x1 << 16)
  54. #define SUNXI_MMC_CLK_DIVIDER_MASK (0xff)
  55. #define SUNXI_MMC_GCTRL_SOFT_RESET (0x1 << 0)
  56. #define SUNXI_MMC_GCTRL_FIFO_RESET (0x1 << 1)
  57. #define SUNXI_MMC_GCTRL_DMA_RESET (0x1 << 2)
  58. #define SUNXI_MMC_GCTRL_RESET (SUNXI_MMC_GCTRL_SOFT_RESET|\
  59. SUNXI_MMC_GCTRL_FIFO_RESET|\
  60. SUNXI_MMC_GCTRL_DMA_RESET)
  61. #define SUNXI_MMC_GCTRL_DMA_ENABLE (0x1 << 5)
  62. #define SUNXI_MMC_GCTRL_ACCESS_BY_AHB (0x1 << 31)
  63. #define SUNXI_MMC_CMD_RESP_EXPIRE (0x1 << 6)
  64. #define SUNXI_MMC_CMD_LONG_RESPONSE (0x1 << 7)
  65. #define SUNXI_MMC_CMD_CHK_RESPONSE_CRC (0x1 << 8)
  66. #define SUNXI_MMC_CMD_DATA_EXPIRE (0x1 << 9)
  67. #define SUNXI_MMC_CMD_WRITE (0x1 << 10)
  68. #define SUNXI_MMC_CMD_AUTO_STOP (0x1 << 12)
  69. #define SUNXI_MMC_CMD_WAIT_PRE_OVER (0x1 << 13)
  70. #define SUNXI_MMC_CMD_SEND_INIT_SEQ (0x1 << 15)
  71. #define SUNXI_MMC_CMD_UPCLK_ONLY (0x1 << 21)
  72. #define SUNXI_MMC_CMD_START (0x1 << 31)
  73. #define SUNXI_MMC_RINT_RESP_ERROR (0x1 << 1)
  74. #define SUNXI_MMC_RINT_COMMAND_DONE (0x1 << 2)
  75. #define SUNXI_MMC_RINT_DATA_OVER (0x1 << 3)
  76. #define SUNXI_MMC_RINT_TX_DATA_REQUEST (0x1 << 4)
  77. #define SUNXI_MMC_RINT_RX_DATA_REQUEST (0x1 << 5)
  78. #define SUNXI_MMC_RINT_RESP_CRC_ERROR (0x1 << 6)
  79. #define SUNXI_MMC_RINT_DATA_CRC_ERROR (0x1 << 7)
  80. #define SUNXI_MMC_RINT_RESP_TIMEOUT (0x1 << 8)
  81. #define SUNXI_MMC_RINT_DATA_TIMEOUT (0x1 << 9)
  82. #define SUNXI_MMC_RINT_VOLTAGE_CHANGE_DONE (0x1 << 10)
  83. #define SUNXI_MMC_RINT_FIFO_RUN_ERROR (0x1 << 11)
  84. #define SUNXI_MMC_RINT_HARD_WARE_LOCKED (0x1 << 12)
  85. #define SUNXI_MMC_RINT_START_BIT_ERROR (0x1 << 13)
  86. #define SUNXI_MMC_RINT_AUTO_COMMAND_DONE (0x1 << 14)
  87. #define SUNXI_MMC_RINT_END_BIT_ERROR (0x1 << 15)
  88. #define SUNXI_MMC_RINT_SDIO_INTERRUPT (0x1 << 16)
  89. #define SUNXI_MMC_RINT_CARD_INSERT (0x1 << 30)
  90. #define SUNXI_MMC_RINT_CARD_REMOVE (0x1 << 31)
  91. #define SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT \
  92. (SUNXI_MMC_RINT_RESP_ERROR | \
  93. SUNXI_MMC_RINT_RESP_CRC_ERROR | \
  94. SUNXI_MMC_RINT_DATA_CRC_ERROR | \
  95. SUNXI_MMC_RINT_RESP_TIMEOUT | \
  96. SUNXI_MMC_RINT_DATA_TIMEOUT | \
  97. SUNXI_MMC_RINT_VOLTAGE_CHANGE_DONE | \
  98. SUNXI_MMC_RINT_FIFO_RUN_ERROR | \
  99. SUNXI_MMC_RINT_HARD_WARE_LOCKED | \
  100. SUNXI_MMC_RINT_START_BIT_ERROR | \
  101. SUNXI_MMC_RINT_END_BIT_ERROR) /* 0xbfc2 */
  102. #define SUNXI_MMC_RINT_INTERRUPT_DONE_BIT \
  103. (SUNXI_MMC_RINT_AUTO_COMMAND_DONE | \
  104. SUNXI_MMC_RINT_DATA_OVER | \
  105. SUNXI_MMC_RINT_COMMAND_DONE | \
  106. SUNXI_MMC_RINT_VOLTAGE_CHANGE_DONE)
  107. #define SUNXI_MMC_STATUS_RXWL_FLAG (0x1 << 0)
  108. #define SUNXI_MMC_STATUS_TXWL_FLAG (0x1 << 1)
  109. #define SUNXI_MMC_STATUS_FIFO_EMPTY (0x1 << 2)
  110. #define SUNXI_MMC_STATUS_FIFO_FULL (0x1 << 3)
  111. #define SUNXI_MMC_STATUS_CARD_PRESENT (0x1 << 8)
  112. #define SUNXI_MMC_STATUS_CARD_DATA_BUSY (0x1 << 9)
  113. #define SUNXI_MMC_STATUS_DATA_FSM_BUSY (0x1 << 10)
  114. #define SUNXI_MMC_NTSR_MODE_SEL_NEW (0x1 << 31)
  115. #define SUNXI_MMC_IDMAC_RESET (0x1 << 0)
  116. #define SUNXI_MMC_IDMAC_FIXBURST (0x1 << 1)
  117. #define SUNXI_MMC_IDMAC_ENABLE (0x1 << 7)
  118. #define SUNXI_MMC_IDIE_TXIRQ (0x1 << 0)
  119. #define SUNXI_MMC_IDIE_RXIRQ (0x1 << 1)
  120. #define SUNXI_MMC_COMMON_CLK_GATE (1 << 16)
  121. #define SUNXI_MMC_COMMON_RESET (1 << 18)
  122. #define SUNXI_MMC_CAL_DL_SW_EN (0x1 << 7)
  123. struct mmc *sunxi_mmc_init(int sdc_no);
  124. #endif /* _SUNXI_MMC_H */