designware.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809
  1. /*
  2. * (C) Copyright 2010
  3. * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /*
  8. * Designware ethernet IP driver for U-Boot
  9. */
  10. #include <common.h>
  11. #include <dm.h>
  12. #include <errno.h>
  13. #include <miiphy.h>
  14. #include <malloc.h>
  15. #include <pci.h>
  16. #include <linux/compiler.h>
  17. #include <linux/err.h>
  18. #include <asm/io.h>
  19. #include <power/regulator.h>
  20. #include "designware.h"
  21. DECLARE_GLOBAL_DATA_PTR;
  22. static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
  23. {
  24. #ifdef CONFIG_DM_ETH
  25. struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
  26. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  27. #else
  28. struct eth_mac_regs *mac_p = bus->priv;
  29. #endif
  30. ulong start;
  31. u16 miiaddr;
  32. int timeout = CONFIG_MDIO_TIMEOUT;
  33. miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
  34. ((reg << MIIREGSHIFT) & MII_REGMSK);
  35. writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
  36. start = get_timer(0);
  37. while (get_timer(start) < timeout) {
  38. if (!(readl(&mac_p->miiaddr) & MII_BUSY))
  39. return readl(&mac_p->miidata);
  40. udelay(10);
  41. };
  42. return -ETIMEDOUT;
  43. }
  44. static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
  45. u16 val)
  46. {
  47. #ifdef CONFIG_DM_ETH
  48. struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
  49. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  50. #else
  51. struct eth_mac_regs *mac_p = bus->priv;
  52. #endif
  53. ulong start;
  54. u16 miiaddr;
  55. int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT;
  56. writel(val, &mac_p->miidata);
  57. miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
  58. ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
  59. writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
  60. start = get_timer(0);
  61. while (get_timer(start) < timeout) {
  62. if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
  63. ret = 0;
  64. break;
  65. }
  66. udelay(10);
  67. };
  68. return ret;
  69. }
  70. #if defined(CONFIG_DM_ETH) && defined(CONFIG_DM_GPIO)
  71. static int dw_mdio_reset(struct mii_dev *bus)
  72. {
  73. struct udevice *dev = bus->priv;
  74. struct dw_eth_dev *priv = dev_get_priv(dev);
  75. struct dw_eth_pdata *pdata = dev_get_platdata(dev);
  76. int ret;
  77. if (!dm_gpio_is_valid(&priv->reset_gpio))
  78. return 0;
  79. /* reset the phy */
  80. ret = dm_gpio_set_value(&priv->reset_gpio, 0);
  81. if (ret)
  82. return ret;
  83. udelay(pdata->reset_delays[0]);
  84. ret = dm_gpio_set_value(&priv->reset_gpio, 1);
  85. if (ret)
  86. return ret;
  87. udelay(pdata->reset_delays[1]);
  88. ret = dm_gpio_set_value(&priv->reset_gpio, 0);
  89. if (ret)
  90. return ret;
  91. udelay(pdata->reset_delays[2]);
  92. return 0;
  93. }
  94. #endif
  95. static int dw_mdio_init(const char *name, void *priv)
  96. {
  97. struct mii_dev *bus = mdio_alloc();
  98. if (!bus) {
  99. printf("Failed to allocate MDIO bus\n");
  100. return -ENOMEM;
  101. }
  102. bus->read = dw_mdio_read;
  103. bus->write = dw_mdio_write;
  104. snprintf(bus->name, sizeof(bus->name), "%s", name);
  105. #if defined(CONFIG_DM_ETH) && defined(CONFIG_DM_GPIO)
  106. bus->reset = dw_mdio_reset;
  107. #endif
  108. bus->priv = priv;
  109. return mdio_register(bus);
  110. }
  111. static void tx_descs_init(struct dw_eth_dev *priv)
  112. {
  113. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  114. struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
  115. char *txbuffs = &priv->txbuffs[0];
  116. struct dmamacdescr *desc_p;
  117. u32 idx;
  118. for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
  119. desc_p = &desc_table_p[idx];
  120. desc_p->dmamac_addr = (ulong)&txbuffs[idx * CONFIG_ETH_BUFSIZE];
  121. desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
  122. #if defined(CONFIG_DW_ALTDESCRIPTOR)
  123. desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
  124. DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
  125. DESC_TXSTS_TXCHECKINSCTRL |
  126. DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
  127. desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
  128. desc_p->dmamac_cntl = 0;
  129. desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
  130. #else
  131. desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
  132. desc_p->txrx_status = 0;
  133. #endif
  134. }
  135. /* Correcting the last pointer of the chain */
  136. desc_p->dmamac_next = (ulong)&desc_table_p[0];
  137. /* Flush all Tx buffer descriptors at once */
  138. flush_dcache_range((ulong)priv->tx_mac_descrtable,
  139. (ulong)priv->tx_mac_descrtable +
  140. sizeof(priv->tx_mac_descrtable));
  141. writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr);
  142. priv->tx_currdescnum = 0;
  143. }
  144. static void rx_descs_init(struct dw_eth_dev *priv)
  145. {
  146. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  147. struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
  148. char *rxbuffs = &priv->rxbuffs[0];
  149. struct dmamacdescr *desc_p;
  150. u32 idx;
  151. /* Before passing buffers to GMAC we need to make sure zeros
  152. * written there right after "priv" structure allocation were
  153. * flushed into RAM.
  154. * Otherwise there's a chance to get some of them flushed in RAM when
  155. * GMAC is already pushing data to RAM via DMA. This way incoming from
  156. * GMAC data will be corrupted. */
  157. flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
  158. for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
  159. desc_p = &desc_table_p[idx];
  160. desc_p->dmamac_addr = (ulong)&rxbuffs[idx * CONFIG_ETH_BUFSIZE];
  161. desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
  162. desc_p->dmamac_cntl =
  163. (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
  164. DESC_RXCTRL_RXCHAIN;
  165. desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
  166. }
  167. /* Correcting the last pointer of the chain */
  168. desc_p->dmamac_next = (ulong)&desc_table_p[0];
  169. /* Flush all Rx buffer descriptors at once */
  170. flush_dcache_range((ulong)priv->rx_mac_descrtable,
  171. (ulong)priv->rx_mac_descrtable +
  172. sizeof(priv->rx_mac_descrtable));
  173. writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr);
  174. priv->rx_currdescnum = 0;
  175. }
  176. static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
  177. {
  178. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  179. u32 macid_lo, macid_hi;
  180. macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
  181. (mac_id[3] << 24);
  182. macid_hi = mac_id[4] + (mac_id[5] << 8);
  183. writel(macid_hi, &mac_p->macaddr0hi);
  184. writel(macid_lo, &mac_p->macaddr0lo);
  185. return 0;
  186. }
  187. static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
  188. struct phy_device *phydev)
  189. {
  190. u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
  191. if (!phydev->link) {
  192. printf("%s: No link.\n", phydev->dev->name);
  193. return 0;
  194. }
  195. if (phydev->speed != 1000)
  196. conf |= MII_PORTSELECT;
  197. else
  198. conf &= ~MII_PORTSELECT;
  199. if (phydev->speed == 100)
  200. conf |= FES_100;
  201. if (phydev->duplex)
  202. conf |= FULLDPLXMODE;
  203. writel(conf, &mac_p->conf);
  204. printf("Speed: %d, %s duplex%s\n", phydev->speed,
  205. (phydev->duplex) ? "full" : "half",
  206. (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
  207. return 0;
  208. }
  209. static void _dw_eth_halt(struct dw_eth_dev *priv)
  210. {
  211. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  212. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  213. writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
  214. writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
  215. phy_shutdown(priv->phydev);
  216. }
  217. int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
  218. {
  219. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  220. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  221. unsigned int start;
  222. int ret;
  223. writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
  224. start = get_timer(0);
  225. while (readl(&dma_p->busmode) & DMAMAC_SRST) {
  226. if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) {
  227. printf("DMA reset timeout\n");
  228. return -ETIMEDOUT;
  229. }
  230. mdelay(100);
  231. };
  232. /*
  233. * Soft reset above clears HW address registers.
  234. * So we have to set it here once again.
  235. */
  236. _dw_write_hwaddr(priv, enetaddr);
  237. rx_descs_init(priv);
  238. tx_descs_init(priv);
  239. writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
  240. #ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
  241. writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
  242. &dma_p->opmode);
  243. #else
  244. writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
  245. &dma_p->opmode);
  246. #endif
  247. writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
  248. #ifdef CONFIG_DW_AXI_BURST_LEN
  249. writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
  250. #endif
  251. /* Start up the PHY */
  252. ret = phy_startup(priv->phydev);
  253. if (ret) {
  254. printf("Could not initialize PHY %s\n",
  255. priv->phydev->dev->name);
  256. return ret;
  257. }
  258. ret = dw_adjust_link(priv, mac_p, priv->phydev);
  259. if (ret)
  260. return ret;
  261. return 0;
  262. }
  263. int designware_eth_enable(struct dw_eth_dev *priv)
  264. {
  265. struct eth_mac_regs *mac_p = priv->mac_regs_p;
  266. if (!priv->phydev->link)
  267. return -EIO;
  268. writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
  269. return 0;
  270. }
  271. static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
  272. {
  273. struct eth_dma_regs *dma_p = priv->dma_regs_p;
  274. u32 desc_num = priv->tx_currdescnum;
  275. struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
  276. ulong desc_start = (ulong)desc_p;
  277. ulong desc_end = desc_start +
  278. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  279. ulong data_start = desc_p->dmamac_addr;
  280. ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
  281. /*
  282. * Strictly we only need to invalidate the "txrx_status" field
  283. * for the following check, but on some platforms we cannot
  284. * invalidate only 4 bytes, so we flush the entire descriptor,
  285. * which is 16 bytes in total. This is safe because the
  286. * individual descriptors in the array are each aligned to
  287. * ARCH_DMA_MINALIGN and padded appropriately.
  288. */
  289. invalidate_dcache_range(desc_start, desc_end);
  290. /* Check if the descriptor is owned by CPU */
  291. if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
  292. printf("CPU not owner of tx frame\n");
  293. return -EPERM;
  294. }
  295. memcpy((void *)data_start, packet, length);
  296. /* Flush data to be sent */
  297. flush_dcache_range(data_start, data_end);
  298. #if defined(CONFIG_DW_ALTDESCRIPTOR)
  299. desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
  300. desc_p->dmamac_cntl |= (length << DESC_TXCTRL_SIZE1SHFT) &
  301. DESC_TXCTRL_SIZE1MASK;
  302. desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
  303. desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
  304. #else
  305. desc_p->dmamac_cntl |= ((length << DESC_TXCTRL_SIZE1SHFT) &
  306. DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
  307. DESC_TXCTRL_TXFIRST;
  308. desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
  309. #endif
  310. /* Flush modified buffer descriptor */
  311. flush_dcache_range(desc_start, desc_end);
  312. /* Test the wrap-around condition. */
  313. if (++desc_num >= CONFIG_TX_DESCR_NUM)
  314. desc_num = 0;
  315. priv->tx_currdescnum = desc_num;
  316. /* Start the transmission */
  317. writel(POLL_DATA, &dma_p->txpolldemand);
  318. return 0;
  319. }
  320. static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
  321. {
  322. u32 status, desc_num = priv->rx_currdescnum;
  323. struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
  324. int length = -EAGAIN;
  325. ulong desc_start = (ulong)desc_p;
  326. ulong desc_end = desc_start +
  327. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  328. ulong data_start = desc_p->dmamac_addr;
  329. ulong data_end;
  330. /* Invalidate entire buffer descriptor */
  331. invalidate_dcache_range(desc_start, desc_end);
  332. status = desc_p->txrx_status;
  333. /* Check if the owner is the CPU */
  334. if (!(status & DESC_RXSTS_OWNBYDMA)) {
  335. length = (status & DESC_RXSTS_FRMLENMSK) >>
  336. DESC_RXSTS_FRMLENSHFT;
  337. /* Invalidate received data */
  338. data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
  339. invalidate_dcache_range(data_start, data_end);
  340. *packetp = (uchar *)(ulong)desc_p->dmamac_addr;
  341. }
  342. return length;
  343. }
  344. static int _dw_free_pkt(struct dw_eth_dev *priv)
  345. {
  346. u32 desc_num = priv->rx_currdescnum;
  347. struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
  348. ulong desc_start = (ulong)desc_p;
  349. ulong desc_end = desc_start +
  350. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  351. /*
  352. * Make the current descriptor valid again and go to
  353. * the next one
  354. */
  355. desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
  356. /* Flush only status field - others weren't changed */
  357. flush_dcache_range(desc_start, desc_end);
  358. /* Test the wrap-around condition. */
  359. if (++desc_num >= CONFIG_RX_DESCR_NUM)
  360. desc_num = 0;
  361. priv->rx_currdescnum = desc_num;
  362. return 0;
  363. }
  364. static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
  365. {
  366. struct phy_device *phydev;
  367. int mask = 0xffffffff, ret;
  368. #ifdef CONFIG_PHY_ADDR
  369. mask = 1 << CONFIG_PHY_ADDR;
  370. #endif
  371. phydev = phy_find_by_mask(priv->bus, mask, priv->interface);
  372. if (!phydev)
  373. return -ENODEV;
  374. phy_connect_dev(phydev, dev);
  375. phydev->supported &= PHY_GBIT_FEATURES;
  376. if (priv->max_speed) {
  377. ret = phy_set_supported(phydev, priv->max_speed);
  378. if (ret)
  379. return ret;
  380. }
  381. phydev->advertising = phydev->supported;
  382. priv->phydev = phydev;
  383. phy_config(phydev);
  384. return 0;
  385. }
  386. #ifndef CONFIG_DM_ETH
  387. static int dw_eth_init(struct eth_device *dev, bd_t *bis)
  388. {
  389. int ret;
  390. ret = designware_eth_init(dev->priv, dev->enetaddr);
  391. if (!ret)
  392. ret = designware_eth_enable(dev->priv);
  393. return ret;
  394. }
  395. static int dw_eth_send(struct eth_device *dev, void *packet, int length)
  396. {
  397. return _dw_eth_send(dev->priv, packet, length);
  398. }
  399. static int dw_eth_recv(struct eth_device *dev)
  400. {
  401. uchar *packet;
  402. int length;
  403. length = _dw_eth_recv(dev->priv, &packet);
  404. if (length == -EAGAIN)
  405. return 0;
  406. net_process_received_packet(packet, length);
  407. _dw_free_pkt(dev->priv);
  408. return 0;
  409. }
  410. static void dw_eth_halt(struct eth_device *dev)
  411. {
  412. return _dw_eth_halt(dev->priv);
  413. }
  414. static int dw_write_hwaddr(struct eth_device *dev)
  415. {
  416. return _dw_write_hwaddr(dev->priv, dev->enetaddr);
  417. }
  418. int designware_initialize(ulong base_addr, u32 interface)
  419. {
  420. struct eth_device *dev;
  421. struct dw_eth_dev *priv;
  422. dev = (struct eth_device *) malloc(sizeof(struct eth_device));
  423. if (!dev)
  424. return -ENOMEM;
  425. /*
  426. * Since the priv structure contains the descriptors which need a strict
  427. * buswidth alignment, memalign is used to allocate memory
  428. */
  429. priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN,
  430. sizeof(struct dw_eth_dev));
  431. if (!priv) {
  432. free(dev);
  433. return -ENOMEM;
  434. }
  435. if ((phys_addr_t)priv + sizeof(*priv) > (1ULL << 32)) {
  436. printf("designware: buffers are outside DMA memory\n");
  437. return -EINVAL;
  438. }
  439. memset(dev, 0, sizeof(struct eth_device));
  440. memset(priv, 0, sizeof(struct dw_eth_dev));
  441. sprintf(dev->name, "dwmac.%lx", base_addr);
  442. dev->iobase = (int)base_addr;
  443. dev->priv = priv;
  444. priv->dev = dev;
  445. priv->mac_regs_p = (struct eth_mac_regs *)base_addr;
  446. priv->dma_regs_p = (struct eth_dma_regs *)(base_addr +
  447. DW_DMA_BASE_OFFSET);
  448. dev->init = dw_eth_init;
  449. dev->send = dw_eth_send;
  450. dev->recv = dw_eth_recv;
  451. dev->halt = dw_eth_halt;
  452. dev->write_hwaddr = dw_write_hwaddr;
  453. eth_register(dev);
  454. priv->interface = interface;
  455. dw_mdio_init(dev->name, priv->mac_regs_p);
  456. priv->bus = miiphy_get_dev_by_name(dev->name);
  457. return dw_phy_init(priv, dev);
  458. }
  459. #endif
  460. #ifdef CONFIG_DM_ETH
  461. static int designware_eth_start(struct udevice *dev)
  462. {
  463. struct eth_pdata *pdata = dev_get_platdata(dev);
  464. struct dw_eth_dev *priv = dev_get_priv(dev);
  465. int ret;
  466. ret = designware_eth_init(priv, pdata->enetaddr);
  467. if (ret)
  468. return ret;
  469. ret = designware_eth_enable(priv);
  470. if (ret)
  471. return ret;
  472. return 0;
  473. }
  474. int designware_eth_send(struct udevice *dev, void *packet, int length)
  475. {
  476. struct dw_eth_dev *priv = dev_get_priv(dev);
  477. return _dw_eth_send(priv, packet, length);
  478. }
  479. int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
  480. {
  481. struct dw_eth_dev *priv = dev_get_priv(dev);
  482. return _dw_eth_recv(priv, packetp);
  483. }
  484. int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
  485. {
  486. struct dw_eth_dev *priv = dev_get_priv(dev);
  487. return _dw_free_pkt(priv);
  488. }
  489. void designware_eth_stop(struct udevice *dev)
  490. {
  491. struct dw_eth_dev *priv = dev_get_priv(dev);
  492. return _dw_eth_halt(priv);
  493. }
  494. int designware_eth_write_hwaddr(struct udevice *dev)
  495. {
  496. struct eth_pdata *pdata = dev_get_platdata(dev);
  497. struct dw_eth_dev *priv = dev_get_priv(dev);
  498. return _dw_write_hwaddr(priv, pdata->enetaddr);
  499. }
  500. static int designware_eth_bind(struct udevice *dev)
  501. {
  502. #ifdef CONFIG_DM_PCI
  503. static int num_cards;
  504. char name[20];
  505. /* Create a unique device name for PCI type devices */
  506. if (device_is_on_pci_bus(dev)) {
  507. sprintf(name, "eth_designware#%u", num_cards++);
  508. device_set_name(dev, name);
  509. }
  510. #endif
  511. return 0;
  512. }
  513. int designware_eth_probe(struct udevice *dev)
  514. {
  515. struct eth_pdata *pdata = dev_get_platdata(dev);
  516. struct dw_eth_dev *priv = dev_get_priv(dev);
  517. u32 iobase = pdata->iobase;
  518. ulong ioaddr;
  519. int ret;
  520. #if defined(CONFIG_DM_REGULATOR)
  521. struct udevice *phy_supply;
  522. ret = device_get_supply_regulator(dev, "phy-supply",
  523. &phy_supply);
  524. if (ret) {
  525. debug("%s: No phy supply\n", dev->name);
  526. } else {
  527. ret = regulator_set_enable(phy_supply, true);
  528. if (ret) {
  529. puts("Error enabling phy supply\n");
  530. return ret;
  531. }
  532. }
  533. #endif
  534. #ifdef CONFIG_DM_PCI
  535. /*
  536. * If we are on PCI bus, either directly attached to a PCI root port,
  537. * or via a PCI bridge, fill in platdata before we probe the hardware.
  538. */
  539. if (device_is_on_pci_bus(dev)) {
  540. dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &iobase);
  541. iobase &= PCI_BASE_ADDRESS_MEM_MASK;
  542. iobase = dm_pci_mem_to_phys(dev, iobase);
  543. pdata->iobase = iobase;
  544. pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
  545. }
  546. #endif
  547. debug("%s, iobase=%x, priv=%p\n", __func__, iobase, priv);
  548. ioaddr = iobase;
  549. priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
  550. priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
  551. priv->interface = pdata->phy_interface;
  552. priv->max_speed = pdata->max_speed;
  553. dw_mdio_init(dev->name, dev);
  554. priv->bus = miiphy_get_dev_by_name(dev->name);
  555. ret = dw_phy_init(priv, dev);
  556. debug("%s, ret=%d\n", __func__, ret);
  557. return ret;
  558. }
  559. static int designware_eth_remove(struct udevice *dev)
  560. {
  561. struct dw_eth_dev *priv = dev_get_priv(dev);
  562. free(priv->phydev);
  563. mdio_unregister(priv->bus);
  564. mdio_free(priv->bus);
  565. return 0;
  566. }
  567. const struct eth_ops designware_eth_ops = {
  568. .start = designware_eth_start,
  569. .send = designware_eth_send,
  570. .recv = designware_eth_recv,
  571. .free_pkt = designware_eth_free_pkt,
  572. .stop = designware_eth_stop,
  573. .write_hwaddr = designware_eth_write_hwaddr,
  574. };
  575. int designware_eth_ofdata_to_platdata(struct udevice *dev)
  576. {
  577. struct dw_eth_pdata *dw_pdata = dev_get_platdata(dev);
  578. #ifdef CONFIG_DM_GPIO
  579. struct dw_eth_dev *priv = dev_get_priv(dev);
  580. #endif
  581. struct eth_pdata *pdata = &dw_pdata->eth_pdata;
  582. const char *phy_mode;
  583. const fdt32_t *cell;
  584. #ifdef CONFIG_DM_GPIO
  585. int reset_flags = GPIOD_IS_OUT;
  586. #endif
  587. int ret = 0;
  588. pdata->iobase = devfdt_get_addr(dev);
  589. pdata->phy_interface = -1;
  590. phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
  591. NULL);
  592. if (phy_mode)
  593. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  594. if (pdata->phy_interface == -1) {
  595. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  596. return -EINVAL;
  597. }
  598. pdata->max_speed = 0;
  599. cell = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "max-speed", NULL);
  600. if (cell)
  601. pdata->max_speed = fdt32_to_cpu(*cell);
  602. #ifdef CONFIG_DM_GPIO
  603. if (fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev),
  604. "snps,reset-active-low"))
  605. reset_flags |= GPIOD_ACTIVE_LOW;
  606. ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
  607. &priv->reset_gpio, reset_flags);
  608. if (ret == 0) {
  609. ret = fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(dev),
  610. "snps,reset-delays-us", dw_pdata->reset_delays, 3);
  611. } else if (ret == -ENOENT) {
  612. ret = 0;
  613. }
  614. #endif
  615. return ret;
  616. }
  617. static const struct udevice_id designware_eth_ids[] = {
  618. { .compatible = "allwinner,sun7i-a20-gmac" },
  619. { .compatible = "altr,socfpga-stmmac" },
  620. { .compatible = "amlogic,meson6-dwmac" },
  621. { .compatible = "amlogic,meson-gx-dwmac" },
  622. { .compatible = "st,stm32-dwmac" },
  623. { }
  624. };
  625. U_BOOT_DRIVER(eth_designware) = {
  626. .name = "eth_designware",
  627. .id = UCLASS_ETH,
  628. .of_match = designware_eth_ids,
  629. .ofdata_to_platdata = designware_eth_ofdata_to_platdata,
  630. .bind = designware_eth_bind,
  631. .probe = designware_eth_probe,
  632. .remove = designware_eth_remove,
  633. .ops = &designware_eth_ops,
  634. .priv_auto_alloc_size = sizeof(struct dw_eth_dev),
  635. .platdata_auto_alloc_size = sizeof(struct dw_eth_pdata),
  636. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  637. };
  638. static struct pci_device_id supported[] = {
  639. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
  640. { }
  641. };
  642. U_BOOT_PCI_DEVICE(eth_designware, supported);
  643. #endif