cache.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * Copyright (C) 2013-2014 Synopsys, Inc. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <config.h>
  7. #include <asm/arcregs.h>
  8. #include <asm/cache.h>
  9. /* Bit values in IC_CTRL */
  10. #define IC_CTRL_CACHE_DISABLE (1 << 0)
  11. /* Bit values in DC_CTRL */
  12. #define DC_CTRL_CACHE_DISABLE (1 << 0)
  13. #define DC_CTRL_INV_MODE_FLUSH (1 << 6)
  14. #define DC_CTRL_FLUSH_STATUS (1 << 8)
  15. #define CACHE_VER_NUM_MASK 0xF
  16. #define SLC_CTRL_SB (1 << 2)
  17. int icache_status(void)
  18. {
  19. /* If no cache in CPU exit immediately */
  20. if (!(read_aux_reg(ARC_BCR_IC_BUILD) & CACHE_VER_NUM_MASK))
  21. return 0;
  22. return (read_aux_reg(ARC_AUX_IC_CTRL) & IC_CTRL_CACHE_DISABLE) !=
  23. IC_CTRL_CACHE_DISABLE;
  24. }
  25. void icache_enable(void)
  26. {
  27. /* If no cache in CPU exit immediately */
  28. if (!(read_aux_reg(ARC_BCR_IC_BUILD) & CACHE_VER_NUM_MASK))
  29. return;
  30. write_aux_reg(ARC_AUX_IC_CTRL, read_aux_reg(ARC_AUX_IC_CTRL) &
  31. ~IC_CTRL_CACHE_DISABLE);
  32. }
  33. void icache_disable(void)
  34. {
  35. /* If no cache in CPU exit immediately */
  36. if (!(read_aux_reg(ARC_BCR_IC_BUILD) & CACHE_VER_NUM_MASK))
  37. return;
  38. write_aux_reg(ARC_AUX_IC_CTRL, read_aux_reg(ARC_AUX_IC_CTRL) |
  39. IC_CTRL_CACHE_DISABLE);
  40. }
  41. void invalidate_icache_all(void)
  42. {
  43. /* If no cache in CPU exit immediately */
  44. if (!(read_aux_reg(ARC_BCR_IC_BUILD) & CACHE_VER_NUM_MASK))
  45. return;
  46. /* Any write to IC_IVIC register triggers invalidation of entire I$ */
  47. write_aux_reg(ARC_AUX_IC_IVIC, 1);
  48. }
  49. int dcache_status(void)
  50. {
  51. /* If no cache in CPU exit immediately */
  52. if (!(read_aux_reg(ARC_BCR_DC_BUILD) & CACHE_VER_NUM_MASK))
  53. return 0;
  54. return (read_aux_reg(ARC_AUX_DC_CTRL) & DC_CTRL_CACHE_DISABLE) !=
  55. DC_CTRL_CACHE_DISABLE;
  56. }
  57. void dcache_enable(void)
  58. {
  59. /* If no cache in CPU exit immediately */
  60. if (!(read_aux_reg(ARC_BCR_DC_BUILD) & CACHE_VER_NUM_MASK))
  61. return;
  62. write_aux_reg(ARC_AUX_DC_CTRL, read_aux_reg(ARC_AUX_DC_CTRL) &
  63. ~(DC_CTRL_INV_MODE_FLUSH | DC_CTRL_CACHE_DISABLE));
  64. }
  65. void dcache_disable(void)
  66. {
  67. /* If no cache in CPU exit immediately */
  68. if (!(read_aux_reg(ARC_BCR_DC_BUILD) & CACHE_VER_NUM_MASK))
  69. return;
  70. write_aux_reg(ARC_AUX_DC_CTRL, read_aux_reg(ARC_AUX_DC_CTRL) |
  71. DC_CTRL_CACHE_DISABLE);
  72. }
  73. void flush_dcache_all(void)
  74. {
  75. /* If no cache in CPU exit immediately */
  76. if (!(read_aux_reg(ARC_BCR_DC_BUILD) & CACHE_VER_NUM_MASK))
  77. return;
  78. /* Do flush of entire cache */
  79. write_aux_reg(ARC_AUX_DC_FLSH, 1);
  80. /* Wait flush end */
  81. while (read_aux_reg(ARC_AUX_DC_CTRL) & DC_CTRL_FLUSH_STATUS)
  82. ;
  83. }
  84. #ifndef CONFIG_SYS_DCACHE_OFF
  85. static void dcache_flush_line(unsigned addr)
  86. {
  87. #if (CONFIG_ARC_MMU_VER == 3)
  88. write_aux_reg(ARC_AUX_DC_PTAG, addr);
  89. #endif
  90. write_aux_reg(ARC_AUX_DC_FLDL, addr);
  91. /* Wait flush end */
  92. while (read_aux_reg(ARC_AUX_DC_CTRL) & DC_CTRL_FLUSH_STATUS)
  93. ;
  94. #ifndef CONFIG_SYS_ICACHE_OFF
  95. /*
  96. * Invalidate I$ for addresses range just flushed from D$.
  97. * If we try to execute data flushed above it will be valid/correct
  98. */
  99. #if (CONFIG_ARC_MMU_VER == 3)
  100. write_aux_reg(ARC_AUX_IC_PTAG, addr);
  101. #endif
  102. write_aux_reg(ARC_AUX_IC_IVIL, addr);
  103. #endif /* CONFIG_SYS_ICACHE_OFF */
  104. }
  105. #endif /* CONFIG_SYS_DCACHE_OFF */
  106. void flush_dcache_range(unsigned long start, unsigned long end)
  107. {
  108. #ifndef CONFIG_SYS_DCACHE_OFF
  109. unsigned int addr;
  110. start = start & (~(CONFIG_SYS_CACHELINE_SIZE - 1));
  111. end = end & (~(CONFIG_SYS_CACHELINE_SIZE - 1));
  112. for (addr = start; addr <= end; addr += CONFIG_SYS_CACHELINE_SIZE)
  113. dcache_flush_line(addr);
  114. #endif /* CONFIG_SYS_DCACHE_OFF */
  115. }
  116. void invalidate_dcache_range(unsigned long start, unsigned long end)
  117. {
  118. #ifndef CONFIG_SYS_DCACHE_OFF
  119. unsigned int addr;
  120. start = start & (~(CONFIG_SYS_CACHELINE_SIZE - 1));
  121. end = end & (~(CONFIG_SYS_CACHELINE_SIZE - 1));
  122. for (addr = start; addr <= end; addr += CONFIG_SYS_CACHELINE_SIZE) {
  123. #if (CONFIG_ARC_MMU_VER == 3)
  124. write_aux_reg(ARC_AUX_DC_PTAG, addr);
  125. #endif
  126. write_aux_reg(ARC_AUX_DC_IVDL, addr);
  127. }
  128. #endif /* CONFIG_SYS_DCACHE_OFF */
  129. }
  130. void invalidate_dcache_all(void)
  131. {
  132. /* If no cache in CPU exit immediately */
  133. if (!(read_aux_reg(ARC_BCR_DC_BUILD) & CACHE_VER_NUM_MASK))
  134. return;
  135. /* Write 1 to DC_IVDC register triggers invalidation of entire D$ */
  136. write_aux_reg(ARC_AUX_DC_IVDC, 1);
  137. }
  138. void flush_cache(unsigned long start, unsigned long size)
  139. {
  140. flush_dcache_range(start, start + size);
  141. }
  142. #ifdef CONFIG_ISA_ARCV2
  143. void slc_enable(void)
  144. {
  145. /* If SLC ver = 0, no SLC present in CPU */
  146. if (!(read_aux_reg(ARC_BCR_SLC) & 0xff))
  147. return;
  148. write_aux_reg(ARC_AUX_SLC_CONTROL,
  149. read_aux_reg(ARC_AUX_SLC_CONTROL) & ~1);
  150. }
  151. void slc_disable(void)
  152. {
  153. /* If SLC ver = 0, no SLC present in CPU */
  154. if (!(read_aux_reg(ARC_BCR_SLC) & 0xff))
  155. return;
  156. write_aux_reg(ARC_AUX_SLC_CONTROL,
  157. read_aux_reg(ARC_AUX_SLC_CONTROL) | 1);
  158. }
  159. void slc_flush(void)
  160. {
  161. /* If SLC ver = 0, no SLC present in CPU */
  162. if (!(read_aux_reg(ARC_BCR_SLC) & 0xff))
  163. return;
  164. write_aux_reg(ARC_AUX_SLC_FLUSH, 1);
  165. /* Wait flush end */
  166. while (read_aux_reg(ARC_AUX_SLC_CONTROL) & SLC_CTRL_SB)
  167. ;
  168. }
  169. void slc_invalidate(void)
  170. {
  171. /* If SLC ver = 0, no SLC present in CPU */
  172. if (!(read_aux_reg(ARC_BCR_SLC) & 0xff))
  173. return;
  174. write_aux_reg(ARC_AUX_SLC_INVALIDATE, 1);
  175. }
  176. #endif /* CONFIG_ISA_ARCV2 */