util.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #ifdef CONFIG_PPC
  8. #include <asm/fsl_law.h>
  9. #endif
  10. #include <div64.h>
  11. #include <fsl_ddr.h>
  12. #include <fsl_immap.h>
  13. #include <asm/io.h>
  14. #if defined(CONFIG_FSL_LSCH2) || defined(CONFIG_FSL_LSCH3)
  15. #include <asm/arch/clock.h>
  16. #endif
  17. /* To avoid 64-bit full-divides, we factor this here */
  18. #define ULL_2E12 2000000000000ULL
  19. #define UL_5POW12 244140625UL
  20. #define UL_2POW13 (1UL << 13)
  21. #define ULL_8FS 0xFFFFFFFFULL
  22. u32 fsl_ddr_get_version(unsigned int ctrl_num)
  23. {
  24. struct ccsr_ddr __iomem *ddr;
  25. u32 ver_major_minor_errata;
  26. switch (ctrl_num) {
  27. case 0:
  28. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  29. break;
  30. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  31. case 1:
  32. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  33. break;
  34. #endif
  35. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  36. case 2:
  37. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  38. break;
  39. #endif
  40. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  41. case 3:
  42. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  43. break;
  44. #endif
  45. default:
  46. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  47. return 0;
  48. }
  49. ver_major_minor_errata = (ddr_in32(&ddr->ip_rev1) & 0xFFFF) << 8;
  50. ver_major_minor_errata |= (ddr_in32(&ddr->ip_rev2) & 0xFF00) >> 8;
  51. return ver_major_minor_errata;
  52. }
  53. /*
  54. * Round up mclk_ps to nearest 1 ps in memory controller code
  55. * if the error is 0.5ps or more.
  56. *
  57. * If an imprecise data rate is too high due to rounding error
  58. * propagation, compute a suitably rounded mclk_ps to compute
  59. * a working memory controller configuration.
  60. */
  61. unsigned int get_memory_clk_period_ps(const unsigned int ctrl_num)
  62. {
  63. unsigned int data_rate = get_ddr_freq(ctrl_num);
  64. unsigned int result;
  65. /* Round to nearest 10ps, being careful about 64-bit multiply/divide */
  66. unsigned long long rem, mclk_ps = ULL_2E12;
  67. /* Now perform the big divide, the result fits in 32-bits */
  68. rem = do_div(mclk_ps, data_rate);
  69. result = (rem >= (data_rate >> 1)) ? mclk_ps + 1 : mclk_ps;
  70. return result;
  71. }
  72. /* Convert picoseconds into DRAM clock cycles (rounding up if needed). */
  73. unsigned int picos_to_mclk(const unsigned int ctrl_num, unsigned int picos)
  74. {
  75. unsigned long long clks, clks_rem;
  76. unsigned long data_rate = get_ddr_freq(ctrl_num);
  77. /* Short circuit for zero picos */
  78. if (!picos)
  79. return 0;
  80. /* First multiply the time by the data rate (32x32 => 64) */
  81. clks = picos * (unsigned long long)data_rate;
  82. /*
  83. * Now divide by 5^12 and track the 32-bit remainder, then divide
  84. * by 2*(2^12) using shifts (and updating the remainder).
  85. */
  86. clks_rem = do_div(clks, UL_5POW12);
  87. clks_rem += (clks & (UL_2POW13-1)) * UL_5POW12;
  88. clks >>= 13;
  89. /* If we had a remainder greater than the 1ps error, then round up */
  90. if (clks_rem > data_rate)
  91. clks++;
  92. /* Clamp to the maximum representable value */
  93. if (clks > ULL_8FS)
  94. clks = ULL_8FS;
  95. return (unsigned int) clks;
  96. }
  97. unsigned int mclk_to_picos(const unsigned int ctrl_num, unsigned int mclk)
  98. {
  99. return get_memory_clk_period_ps(ctrl_num) * mclk;
  100. }
  101. #ifdef CONFIG_PPC
  102. void
  103. __fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  104. unsigned int law_memctl,
  105. unsigned int ctrl_num)
  106. {
  107. unsigned long long base = memctl_common_params->base_address;
  108. unsigned long long size = memctl_common_params->total_mem;
  109. /*
  110. * If no DIMMs on this controller, do not proceed any further.
  111. */
  112. if (!memctl_common_params->ndimms_present) {
  113. return;
  114. }
  115. #if !defined(CONFIG_PHYS_64BIT)
  116. if (base >= CONFIG_MAX_MEM_MAPPED)
  117. return;
  118. if ((base + size) >= CONFIG_MAX_MEM_MAPPED)
  119. size = CONFIG_MAX_MEM_MAPPED - base;
  120. #endif
  121. if (set_ddr_laws(base, size, law_memctl) < 0) {
  122. printf("%s: ERROR (ctrl #%d, TRGT ID=%x)\n", __func__, ctrl_num,
  123. law_memctl);
  124. return ;
  125. }
  126. debug("setup ddr law base = 0x%llx, size 0x%llx, TRGT_ID 0x%x\n",
  127. base, size, law_memctl);
  128. }
  129. __attribute__((weak, alias("__fsl_ddr_set_lawbar"))) void
  130. fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  131. unsigned int memctl_interleaved,
  132. unsigned int ctrl_num);
  133. #endif
  134. void fsl_ddr_set_intl3r(const unsigned int granule_size)
  135. {
  136. #ifdef CONFIG_E6500
  137. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  138. *mcintl3r = 0x80000000 | (granule_size & 0x1f);
  139. debug("Enable MCINTL3R with granule size 0x%x\n", granule_size);
  140. #endif
  141. }
  142. u32 fsl_ddr_get_intl3r(void)
  143. {
  144. u32 val = 0;
  145. #ifdef CONFIG_E6500
  146. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  147. val = *mcintl3r;
  148. #endif
  149. return val;
  150. }
  151. void print_ddr_info(unsigned int start_ctrl)
  152. {
  153. struct ccsr_ddr __iomem *ddr =
  154. (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
  155. #if defined(CONFIG_E6500) && (CONFIG_SYS_NUM_DDR_CTLRS == 3)
  156. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  157. #endif
  158. #if (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  159. uint32_t cs0_config = ddr_in32(&ddr->cs0_config);
  160. #endif
  161. uint32_t sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  162. int cas_lat;
  163. #if CONFIG_SYS_NUM_DDR_CTLRS >= 2
  164. if ((!(sdram_cfg & SDRAM_CFG_MEM_EN)) ||
  165. (start_ctrl == 1)) {
  166. ddr = (void __iomem *)CONFIG_SYS_FSL_DDR2_ADDR;
  167. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  168. }
  169. #endif
  170. #if CONFIG_SYS_NUM_DDR_CTLRS >= 3
  171. if ((!(sdram_cfg & SDRAM_CFG_MEM_EN)) ||
  172. (start_ctrl == 2)) {
  173. ddr = (void __iomem *)CONFIG_SYS_FSL_DDR3_ADDR;
  174. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  175. }
  176. #endif
  177. if (!(sdram_cfg & SDRAM_CFG_MEM_EN)) {
  178. puts(" (DDR not enabled)\n");
  179. return;
  180. }
  181. puts(" (DDR");
  182. switch ((sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
  183. SDRAM_CFG_SDRAM_TYPE_SHIFT) {
  184. case SDRAM_TYPE_DDR1:
  185. puts("1");
  186. break;
  187. case SDRAM_TYPE_DDR2:
  188. puts("2");
  189. break;
  190. case SDRAM_TYPE_DDR3:
  191. puts("3");
  192. break;
  193. case SDRAM_TYPE_DDR4:
  194. puts("4");
  195. break;
  196. default:
  197. puts("?");
  198. break;
  199. }
  200. if (sdram_cfg & SDRAM_CFG_32_BE)
  201. puts(", 32-bit");
  202. else if (sdram_cfg & SDRAM_CFG_16_BE)
  203. puts(", 16-bit");
  204. else
  205. puts(", 64-bit");
  206. /* Calculate CAS latency based on timing cfg values */
  207. cas_lat = ((ddr_in32(&ddr->timing_cfg_1) >> 16) & 0xf);
  208. if (fsl_ddr_get_version(0) <= 0x40400)
  209. cas_lat += 1;
  210. else
  211. cas_lat += 2;
  212. cas_lat += ((ddr_in32(&ddr->timing_cfg_3) >> 12) & 3) << 4;
  213. printf(", CL=%d", cas_lat >> 1);
  214. if (cas_lat & 0x1)
  215. puts(".5");
  216. if (sdram_cfg & SDRAM_CFG_ECC_EN)
  217. puts(", ECC on)");
  218. else
  219. puts(", ECC off)");
  220. #if (CONFIG_SYS_NUM_DDR_CTLRS == 3)
  221. #ifdef CONFIG_E6500
  222. if (*mcintl3r & 0x80000000) {
  223. puts("\n");
  224. puts(" DDR Controller Interleaving Mode: ");
  225. switch (*mcintl3r & 0x1f) {
  226. case FSL_DDR_3WAY_1KB_INTERLEAVING:
  227. puts("3-way 1KB");
  228. break;
  229. case FSL_DDR_3WAY_4KB_INTERLEAVING:
  230. puts("3-way 4KB");
  231. break;
  232. case FSL_DDR_3WAY_8KB_INTERLEAVING:
  233. puts("3-way 8KB");
  234. break;
  235. default:
  236. puts("3-way UNKNOWN");
  237. break;
  238. }
  239. }
  240. #endif
  241. #endif
  242. #if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
  243. if ((cs0_config & 0x20000000) && (start_ctrl == 0)) {
  244. puts("\n");
  245. puts(" DDR Controller Interleaving Mode: ");
  246. switch ((cs0_config >> 24) & 0xf) {
  247. case FSL_DDR_256B_INTERLEAVING:
  248. puts("256B");
  249. break;
  250. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  251. puts("cache line");
  252. break;
  253. case FSL_DDR_PAGE_INTERLEAVING:
  254. puts("page");
  255. break;
  256. case FSL_DDR_BANK_INTERLEAVING:
  257. puts("bank");
  258. break;
  259. case FSL_DDR_SUPERBANK_INTERLEAVING:
  260. puts("super-bank");
  261. break;
  262. default:
  263. puts("invalid");
  264. break;
  265. }
  266. }
  267. #endif
  268. if ((sdram_cfg >> 8) & 0x7f) {
  269. puts("\n");
  270. puts(" DDR Chip-Select Interleaving Mode: ");
  271. switch(sdram_cfg >> 8 & 0x7f) {
  272. case FSL_DDR_CS0_CS1_CS2_CS3:
  273. puts("CS0+CS1+CS2+CS3");
  274. break;
  275. case FSL_DDR_CS0_CS1:
  276. puts("CS0+CS1");
  277. break;
  278. case FSL_DDR_CS2_CS3:
  279. puts("CS2+CS3");
  280. break;
  281. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  282. puts("CS0+CS1 and CS2+CS3");
  283. break;
  284. default:
  285. puts("invalid");
  286. break;
  287. }
  288. }
  289. }
  290. void __weak detail_board_ddr_info(void)
  291. {
  292. print_ddr_info(0);
  293. }
  294. void board_add_ram_info(int use_default)
  295. {
  296. detail_board_ddr_info();
  297. }
  298. #ifdef CONFIG_FSL_DDR_SYNC_REFRESH
  299. #define DDRC_DEBUG20_INIT_DONE 0x80000000
  300. #define DDRC_DEBUG2_RF 0x00000040
  301. void fsl_ddr_sync_memctl_refresh(unsigned int first_ctrl,
  302. unsigned int last_ctrl)
  303. {
  304. unsigned int i;
  305. u32 ddrc_debug20;
  306. u32 ddrc_debug2[CONFIG_SYS_NUM_DDR_CTLRS] = {};
  307. u32 *ddrc_debug2_p[CONFIG_SYS_NUM_DDR_CTLRS] = {};
  308. struct ccsr_ddr __iomem *ddr;
  309. for (i = first_ctrl; i <= last_ctrl; i++) {
  310. switch (i) {
  311. case 0:
  312. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  313. break;
  314. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
  315. case 1:
  316. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  317. break;
  318. #endif
  319. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
  320. case 2:
  321. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  322. break;
  323. #endif
  324. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
  325. case 3:
  326. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  327. break;
  328. #endif
  329. default:
  330. printf("%s unexpected ctrl = %u\n", __func__, i);
  331. return;
  332. }
  333. ddrc_debug20 = ddr_in32(&ddr->debug[19]);
  334. ddrc_debug2_p[i] = &ddr->debug[1];
  335. while (!(ddrc_debug20 & DDRC_DEBUG20_INIT_DONE)) {
  336. /* keep polling until DDRC init is done */
  337. udelay(100);
  338. ddrc_debug20 = ddr_in32(&ddr->debug[19]);
  339. }
  340. ddrc_debug2[i] = ddr_in32(&ddr->debug[1]) | DDRC_DEBUG2_RF;
  341. }
  342. /*
  343. * Sync refresh
  344. * This is put together to make sure the refresh reqeusts are sent
  345. * closely to each other.
  346. */
  347. for (i = first_ctrl; i <= last_ctrl; i++)
  348. ddr_out32(ddrc_debug2_p[i], ddrc_debug2[i]);
  349. }
  350. #endif /* CONFIG_FSL_DDR_SYNC_REFRESH */
  351. void remove_unused_controllers(fsl_ddr_info_t *info)
  352. {
  353. #ifdef CONFIG_FSL_LSCH3
  354. int i;
  355. u64 nodeid;
  356. void *hnf_sam_ctrl = (void *)(CCI_HN_F_0_BASE + CCN_HN_F_SAM_CTL);
  357. bool ddr0_used = false;
  358. bool ddr1_used = false;
  359. for (i = 0; i < 8; i++) {
  360. nodeid = in_le64(hnf_sam_ctrl) & CCN_HN_F_SAM_NODEID_MASK;
  361. if (nodeid == CCN_HN_F_SAM_NODEID_DDR0) {
  362. ddr0_used = true;
  363. } else if (nodeid == CCN_HN_F_SAM_NODEID_DDR1) {
  364. ddr1_used = true;
  365. } else {
  366. printf("Unknown nodeid in HN-F SAM control: 0x%llx\n",
  367. nodeid);
  368. }
  369. hnf_sam_ctrl += (CCI_HN_F_1_BASE - CCI_HN_F_0_BASE);
  370. }
  371. if (!ddr0_used && !ddr1_used) {
  372. printf("Invalid configuration in HN-F SAM control\n");
  373. return;
  374. }
  375. if (!ddr0_used && info->first_ctrl == 0) {
  376. info->first_ctrl = 1;
  377. info->num_ctrls = 1;
  378. debug("First DDR controller disabled\n");
  379. return;
  380. }
  381. if (!ddr1_used && info->first_ctrl + info->num_ctrls > 1) {
  382. info->num_ctrls = 1;
  383. debug("Second DDR controller disabled\n");
  384. }
  385. #endif
  386. }