omap_hsmmc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Sukumar Ghorai <s-ghorai@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <mmc.h>
  28. #include <part.h>
  29. #include <i2c.h>
  30. #include <twl4030.h>
  31. #include <twl6030.h>
  32. #include <palmas.h>
  33. #include <asm/gpio.h>
  34. #include <asm/io.h>
  35. #include <asm/arch/mmc_host_def.h>
  36. #include <asm/arch/sys_proto.h>
  37. /* simplify defines to OMAP_HSMMC_USE_GPIO */
  38. #if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
  39. (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
  40. #define OMAP_HSMMC_USE_GPIO
  41. #else
  42. #undef OMAP_HSMMC_USE_GPIO
  43. #endif
  44. /* common definitions for all OMAPs */
  45. #define SYSCTL_SRC (1 << 25)
  46. #define SYSCTL_SRD (1 << 26)
  47. struct omap_hsmmc_data {
  48. struct hsmmc *base_addr;
  49. struct mmc_config cfg;
  50. #ifdef OMAP_HSMMC_USE_GPIO
  51. int cd_gpio;
  52. int wp_gpio;
  53. #endif
  54. };
  55. /* If we fail after 1 second wait, something is really bad */
  56. #define MAX_RETRY_MS 1000
  57. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
  58. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  59. unsigned int siz);
  60. #ifdef OMAP_HSMMC_USE_GPIO
  61. static int omap_mmc_setup_gpio_in(int gpio, const char *label)
  62. {
  63. if (!gpio_is_valid(gpio))
  64. return -1;
  65. if (gpio_request(gpio, label) < 0)
  66. return -1;
  67. if (gpio_direction_input(gpio) < 0)
  68. return -1;
  69. return gpio;
  70. }
  71. #endif
  72. #if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
  73. static void omap4_vmmc_pbias_config(struct mmc *mmc)
  74. {
  75. u32 value = 0;
  76. value = readl((*ctrl)->control_pbiaslite);
  77. value &= ~(MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ);
  78. writel(value, (*ctrl)->control_pbiaslite);
  79. /* set VMMC to 3V */
  80. twl6030_power_mmc_init();
  81. value = readl((*ctrl)->control_pbiaslite);
  82. value |= MMC1_PBIASLITE_VMODE | MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ;
  83. writel(value, (*ctrl)->control_pbiaslite);
  84. }
  85. #endif
  86. #if defined(CONFIG_OMAP54XX) && defined(CONFIG_PALMAS_POWER)
  87. static void omap5_pbias_config(struct mmc *mmc)
  88. {
  89. u32 value = 0;
  90. value = readl((*ctrl)->control_pbias);
  91. value &= ~SDCARD_PWRDNZ;
  92. writel(value, (*ctrl)->control_pbias);
  93. udelay(10); /* wait 10 us */
  94. value &= ~SDCARD_BIAS_PWRDNZ;
  95. writel(value, (*ctrl)->control_pbias);
  96. palmas_mmc1_poweron_ldo();
  97. value = readl((*ctrl)->control_pbias);
  98. value |= SDCARD_BIAS_PWRDNZ;
  99. writel(value, (*ctrl)->control_pbias);
  100. udelay(150); /* wait 150 us */
  101. value |= SDCARD_PWRDNZ;
  102. writel(value, (*ctrl)->control_pbias);
  103. udelay(150); /* wait 150 us */
  104. }
  105. #endif
  106. static unsigned char mmc_board_init(struct mmc *mmc)
  107. {
  108. #if defined(CONFIG_OMAP34XX)
  109. t2_t *t2_base = (t2_t *)T2_BASE;
  110. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  111. u32 pbias_lite;
  112. pbias_lite = readl(&t2_base->pbias_lite);
  113. pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
  114. writel(pbias_lite, &t2_base->pbias_lite);
  115. #endif
  116. #if defined(CONFIG_TWL4030_POWER)
  117. twl4030_power_mmc_init();
  118. mdelay(100); /* ramp-up delay from Linux code */
  119. #endif
  120. #if defined(CONFIG_OMAP34XX)
  121. writel(pbias_lite | PBIASLITEPWRDNZ1 |
  122. PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
  123. &t2_base->pbias_lite);
  124. writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
  125. &t2_base->devconf0);
  126. writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
  127. &t2_base->devconf1);
  128. /* Change from default of 52MHz to 26MHz if necessary */
  129. if (!(mmc->cfg->host_caps & MMC_MODE_HS_52MHz))
  130. writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
  131. &t2_base->ctl_prog_io1);
  132. writel(readl(&prcm_base->fclken1_core) |
  133. EN_MMC1 | EN_MMC2 | EN_MMC3,
  134. &prcm_base->fclken1_core);
  135. writel(readl(&prcm_base->iclken1_core) |
  136. EN_MMC1 | EN_MMC2 | EN_MMC3,
  137. &prcm_base->iclken1_core);
  138. #endif
  139. #if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
  140. /* PBIAS config needed for MMC1 only */
  141. if (mmc->block_dev.dev == 0)
  142. omap4_vmmc_pbias_config(mmc);
  143. #endif
  144. #if defined(CONFIG_OMAP54XX) && defined(CONFIG_PALMAS_POWER)
  145. if (mmc->block_dev.dev == 0)
  146. omap5_pbias_config(mmc);
  147. #endif
  148. return 0;
  149. }
  150. void mmc_init_stream(struct hsmmc *mmc_base)
  151. {
  152. ulong start;
  153. writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
  154. writel(MMC_CMD0, &mmc_base->cmd);
  155. start = get_timer(0);
  156. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  157. if (get_timer(0) - start > MAX_RETRY_MS) {
  158. printf("%s: timedout waiting for cc!\n", __func__);
  159. return;
  160. }
  161. }
  162. writel(CC_MASK, &mmc_base->stat)
  163. ;
  164. writel(MMC_CMD0, &mmc_base->cmd)
  165. ;
  166. start = get_timer(0);
  167. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  168. if (get_timer(0) - start > MAX_RETRY_MS) {
  169. printf("%s: timedout waiting for cc2!\n", __func__);
  170. return;
  171. }
  172. }
  173. writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
  174. }
  175. static int omap_hsmmc_init_setup(struct mmc *mmc)
  176. {
  177. struct hsmmc *mmc_base;
  178. unsigned int reg_val;
  179. unsigned int dsor;
  180. ulong start;
  181. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  182. mmc_board_init(mmc);
  183. writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
  184. &mmc_base->sysconfig);
  185. start = get_timer(0);
  186. while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
  187. if (get_timer(0) - start > MAX_RETRY_MS) {
  188. printf("%s: timedout waiting for cc2!\n", __func__);
  189. return TIMEOUT;
  190. }
  191. }
  192. writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
  193. start = get_timer(0);
  194. while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
  195. if (get_timer(0) - start > MAX_RETRY_MS) {
  196. printf("%s: timedout waiting for softresetall!\n",
  197. __func__);
  198. return TIMEOUT;
  199. }
  200. }
  201. writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
  202. writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
  203. &mmc_base->capa);
  204. reg_val = readl(&mmc_base->con) & RESERVED_MASK;
  205. writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
  206. MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
  207. HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
  208. dsor = 240;
  209. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  210. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  211. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  212. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  213. start = get_timer(0);
  214. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  215. if (get_timer(0) - start > MAX_RETRY_MS) {
  216. printf("%s: timedout waiting for ics!\n", __func__);
  217. return TIMEOUT;
  218. }
  219. }
  220. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  221. writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
  222. writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
  223. IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
  224. &mmc_base->ie);
  225. mmc_init_stream(mmc_base);
  226. return 0;
  227. }
  228. /*
  229. * MMC controller internal finite state machine reset
  230. *
  231. * Used to reset command or data internal state machines, using respectively
  232. * SRC or SRD bit of SYSCTL register
  233. */
  234. static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
  235. {
  236. ulong start;
  237. mmc_reg_out(&mmc_base->sysctl, bit, bit);
  238. /*
  239. * CMD(DAT) lines reset procedures are slightly different
  240. * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
  241. * According to OMAP3 TRM:
  242. * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
  243. * returns to 0x0.
  244. * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
  245. * procedure steps must be as follows:
  246. * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
  247. * MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
  248. * 2. Poll the SRC(SRD) bit until it is set to 0x1.
  249. * 3. Wait until the SRC (SRD) bit returns to 0x0
  250. * (reset procedure is completed).
  251. */
  252. #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  253. defined(CONFIG_AM33XX)
  254. if (!(readl(&mmc_base->sysctl) & bit)) {
  255. start = get_timer(0);
  256. while (!(readl(&mmc_base->sysctl) & bit)) {
  257. if (get_timer(0) - start > MAX_RETRY_MS)
  258. return;
  259. }
  260. }
  261. #endif
  262. start = get_timer(0);
  263. while ((readl(&mmc_base->sysctl) & bit) != 0) {
  264. if (get_timer(0) - start > MAX_RETRY_MS) {
  265. printf("%s: timedout waiting for sysctl %x to clear\n",
  266. __func__, bit);
  267. return;
  268. }
  269. }
  270. }
  271. static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  272. struct mmc_data *data)
  273. {
  274. struct hsmmc *mmc_base;
  275. unsigned int flags, mmc_stat;
  276. ulong start;
  277. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  278. start = get_timer(0);
  279. while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
  280. if (get_timer(0) - start > MAX_RETRY_MS) {
  281. printf("%s: timedout waiting on cmd inhibit to clear\n",
  282. __func__);
  283. return TIMEOUT;
  284. }
  285. }
  286. writel(0xFFFFFFFF, &mmc_base->stat);
  287. start = get_timer(0);
  288. while (readl(&mmc_base->stat)) {
  289. if (get_timer(0) - start > MAX_RETRY_MS) {
  290. printf("%s: timedout waiting for STAT (%x) to clear\n",
  291. __func__, readl(&mmc_base->stat));
  292. return TIMEOUT;
  293. }
  294. }
  295. /*
  296. * CMDREG
  297. * CMDIDX[13:8] : Command index
  298. * DATAPRNT[5] : Data Present Select
  299. * ENCMDIDX[4] : Command Index Check Enable
  300. * ENCMDCRC[3] : Command CRC Check Enable
  301. * RSPTYP[1:0]
  302. * 00 = No Response
  303. * 01 = Length 136
  304. * 10 = Length 48
  305. * 11 = Length 48 Check busy after response
  306. */
  307. /* Delay added before checking the status of frq change
  308. * retry not supported by mmc.c(core file)
  309. */
  310. if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
  311. udelay(50000); /* wait 50 ms */
  312. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  313. flags = 0;
  314. else if (cmd->resp_type & MMC_RSP_136)
  315. flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
  316. else if (cmd->resp_type & MMC_RSP_BUSY)
  317. flags = RSP_TYPE_LGHT48B;
  318. else
  319. flags = RSP_TYPE_LGHT48;
  320. /* enable default flags */
  321. flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
  322. MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
  323. if (cmd->resp_type & MMC_RSP_CRC)
  324. flags |= CCCE_CHECK;
  325. if (cmd->resp_type & MMC_RSP_OPCODE)
  326. flags |= CICE_CHECK;
  327. if (data) {
  328. if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  329. (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
  330. flags |= (MSBS_MULTIBLK | BCE_ENABLE);
  331. data->blocksize = 512;
  332. writel(data->blocksize | (data->blocks << 16),
  333. &mmc_base->blk);
  334. } else
  335. writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
  336. if (data->flags & MMC_DATA_READ)
  337. flags |= (DP_DATA | DDIR_READ);
  338. else
  339. flags |= (DP_DATA | DDIR_WRITE);
  340. }
  341. writel(cmd->cmdarg, &mmc_base->arg);
  342. udelay(20); /* To fix "No status update" error on eMMC */
  343. writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
  344. start = get_timer(0);
  345. do {
  346. mmc_stat = readl(&mmc_base->stat);
  347. if (get_timer(0) - start > MAX_RETRY_MS) {
  348. printf("%s : timeout: No status update\n", __func__);
  349. return TIMEOUT;
  350. }
  351. } while (!mmc_stat);
  352. if ((mmc_stat & IE_CTO) != 0) {
  353. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
  354. return TIMEOUT;
  355. } else if ((mmc_stat & ERRI_MASK) != 0)
  356. return -1;
  357. if (mmc_stat & CC_MASK) {
  358. writel(CC_MASK, &mmc_base->stat);
  359. if (cmd->resp_type & MMC_RSP_PRESENT) {
  360. if (cmd->resp_type & MMC_RSP_136) {
  361. /* response type 2 */
  362. cmd->response[3] = readl(&mmc_base->rsp10);
  363. cmd->response[2] = readl(&mmc_base->rsp32);
  364. cmd->response[1] = readl(&mmc_base->rsp54);
  365. cmd->response[0] = readl(&mmc_base->rsp76);
  366. } else
  367. /* response types 1, 1b, 3, 4, 5, 6 */
  368. cmd->response[0] = readl(&mmc_base->rsp10);
  369. }
  370. }
  371. if (data && (data->flags & MMC_DATA_READ)) {
  372. mmc_read_data(mmc_base, data->dest,
  373. data->blocksize * data->blocks);
  374. } else if (data && (data->flags & MMC_DATA_WRITE)) {
  375. mmc_write_data(mmc_base, data->src,
  376. data->blocksize * data->blocks);
  377. }
  378. return 0;
  379. }
  380. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
  381. {
  382. unsigned int *output_buf = (unsigned int *)buf;
  383. unsigned int mmc_stat;
  384. unsigned int count;
  385. /*
  386. * Start Polled Read
  387. */
  388. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  389. count /= 4;
  390. while (size) {
  391. ulong start = get_timer(0);
  392. do {
  393. mmc_stat = readl(&mmc_base->stat);
  394. if (get_timer(0) - start > MAX_RETRY_MS) {
  395. printf("%s: timedout waiting for status!\n",
  396. __func__);
  397. return TIMEOUT;
  398. }
  399. } while (mmc_stat == 0);
  400. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  401. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  402. if ((mmc_stat & ERRI_MASK) != 0)
  403. return 1;
  404. if (mmc_stat & BRR_MASK) {
  405. unsigned int k;
  406. writel(readl(&mmc_base->stat) | BRR_MASK,
  407. &mmc_base->stat);
  408. for (k = 0; k < count; k++) {
  409. *output_buf = readl(&mmc_base->data);
  410. output_buf++;
  411. }
  412. size -= (count*4);
  413. }
  414. if (mmc_stat & BWR_MASK)
  415. writel(readl(&mmc_base->stat) | BWR_MASK,
  416. &mmc_base->stat);
  417. if (mmc_stat & TC_MASK) {
  418. writel(readl(&mmc_base->stat) | TC_MASK,
  419. &mmc_base->stat);
  420. break;
  421. }
  422. }
  423. return 0;
  424. }
  425. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  426. unsigned int size)
  427. {
  428. unsigned int *input_buf = (unsigned int *)buf;
  429. unsigned int mmc_stat;
  430. unsigned int count;
  431. /*
  432. * Start Polled Write
  433. */
  434. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  435. count /= 4;
  436. while (size) {
  437. ulong start = get_timer(0);
  438. do {
  439. mmc_stat = readl(&mmc_base->stat);
  440. if (get_timer(0) - start > MAX_RETRY_MS) {
  441. printf("%s: timedout waiting for status!\n",
  442. __func__);
  443. return TIMEOUT;
  444. }
  445. } while (mmc_stat == 0);
  446. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  447. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  448. if ((mmc_stat & ERRI_MASK) != 0)
  449. return 1;
  450. if (mmc_stat & BWR_MASK) {
  451. unsigned int k;
  452. writel(readl(&mmc_base->stat) | BWR_MASK,
  453. &mmc_base->stat);
  454. for (k = 0; k < count; k++) {
  455. writel(*input_buf, &mmc_base->data);
  456. input_buf++;
  457. }
  458. size -= (count*4);
  459. }
  460. if (mmc_stat & BRR_MASK)
  461. writel(readl(&mmc_base->stat) | BRR_MASK,
  462. &mmc_base->stat);
  463. if (mmc_stat & TC_MASK) {
  464. writel(readl(&mmc_base->stat) | TC_MASK,
  465. &mmc_base->stat);
  466. break;
  467. }
  468. }
  469. return 0;
  470. }
  471. static void omap_hsmmc_set_ios(struct mmc *mmc)
  472. {
  473. struct hsmmc *mmc_base;
  474. unsigned int dsor = 0;
  475. ulong start;
  476. mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
  477. /* configue bus width */
  478. switch (mmc->bus_width) {
  479. case 8:
  480. writel(readl(&mmc_base->con) | DTW_8_BITMODE,
  481. &mmc_base->con);
  482. break;
  483. case 4:
  484. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  485. &mmc_base->con);
  486. writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
  487. &mmc_base->hctl);
  488. break;
  489. case 1:
  490. default:
  491. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  492. &mmc_base->con);
  493. writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
  494. &mmc_base->hctl);
  495. break;
  496. }
  497. /* configure clock with 96Mhz system clock.
  498. */
  499. if (mmc->clock != 0) {
  500. dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
  501. if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
  502. dsor++;
  503. }
  504. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  505. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  506. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  507. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  508. start = get_timer(0);
  509. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  510. if (get_timer(0) - start > MAX_RETRY_MS) {
  511. printf("%s: timedout waiting for ics!\n", __func__);
  512. return;
  513. }
  514. }
  515. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  516. }
  517. #ifdef OMAP_HSMMC_USE_GPIO
  518. static int omap_hsmmc_getcd(struct mmc *mmc)
  519. {
  520. struct omap_hsmmc_data *priv_data = mmc->priv;
  521. int cd_gpio;
  522. /* if no CD return as 1 */
  523. cd_gpio = priv_data->cd_gpio;
  524. if (cd_gpio < 0)
  525. return 1;
  526. return gpio_get_value(cd_gpio);
  527. }
  528. static int omap_hsmmc_getwp(struct mmc *mmc)
  529. {
  530. struct omap_hsmmc_data *priv_data = mmc->priv;
  531. int wp_gpio;
  532. /* if no WP return as 0 */
  533. wp_gpio = priv_data->wp_gpio;
  534. if (wp_gpio < 0)
  535. return 0;
  536. return gpio_get_value(wp_gpio);
  537. }
  538. #endif
  539. static const struct mmc_ops omap_hsmmc_ops = {
  540. .send_cmd = omap_hsmmc_send_cmd,
  541. .set_ios = omap_hsmmc_set_ios,
  542. .init = omap_hsmmc_init_setup,
  543. #ifdef OMAP_HSMMC_USE_GPIO
  544. .getcd = omap_hsmmc_getcd,
  545. .getwp = omap_hsmmc_getwp,
  546. #endif
  547. };
  548. int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
  549. int wp_gpio)
  550. {
  551. struct mmc *mmc;
  552. struct omap_hsmmc_data *priv_data;
  553. struct mmc_config *cfg;
  554. uint host_caps_val;
  555. priv_data = malloc(sizeof(*priv_data));
  556. if (priv_data == NULL)
  557. return -1;
  558. host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS |
  559. MMC_MODE_HC;
  560. switch (dev_index) {
  561. case 0:
  562. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  563. break;
  564. #ifdef OMAP_HSMMC2_BASE
  565. case 1:
  566. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
  567. #if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  568. defined(CONFIG_DRA7XX)) && defined(CONFIG_HSMMC2_8BIT)
  569. /* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
  570. host_caps_val |= MMC_MODE_8BIT;
  571. #endif
  572. break;
  573. #endif
  574. #ifdef OMAP_HSMMC3_BASE
  575. case 2:
  576. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
  577. #if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT)
  578. /* Enable 8-bit interface for eMMC on DRA7XX */
  579. host_caps_val |= MMC_MODE_8BIT;
  580. #endif
  581. break;
  582. #endif
  583. default:
  584. priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  585. return 1;
  586. }
  587. #ifdef OMAP_HSMMC_USE_GPIO
  588. /* on error gpio values are set to -1, which is what we want */
  589. priv_data->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
  590. priv_data->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
  591. #endif
  592. cfg = &priv_data->cfg;
  593. cfg->name = "OMAP SD/MMC";
  594. cfg->ops = &omap_hsmmc_ops;
  595. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  596. cfg->host_caps = host_caps_val & ~host_caps_mask;
  597. cfg->f_min = 400000;
  598. if (f_max != 0)
  599. cfg->f_max = f_max;
  600. else {
  601. if (cfg->host_caps & MMC_MODE_HS) {
  602. if (cfg->host_caps & MMC_MODE_HS_52MHz)
  603. cfg->f_max = 52000000;
  604. else
  605. cfg->f_max = 26000000;
  606. } else
  607. cfg->f_max = 20000000;
  608. }
  609. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  610. #if defined(CONFIG_OMAP34XX)
  611. /*
  612. * Silicon revs 2.1 and older do not support multiblock transfers.
  613. */
  614. if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
  615. cfg->b_max = 1;
  616. #endif
  617. mmc = mmc_create(cfg, priv_data);
  618. if (mmc == NULL)
  619. return -1;
  620. return 0;
  621. }