ctrl_regs.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  8. * Based on code from spd_sdram.c
  9. * Author: James Yang [at freescale.com]
  10. */
  11. #include <common.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <fsl_ddr.h>
  14. #include <fsl_immap.h>
  15. #include <asm/io.h>
  16. /*
  17. * Determine Rtt value.
  18. *
  19. * This should likely be either board or controller specific.
  20. *
  21. * Rtt(nominal) - DDR2:
  22. * 0 = Rtt disabled
  23. * 1 = 75 ohm
  24. * 2 = 150 ohm
  25. * 3 = 50 ohm
  26. * Rtt(nominal) - DDR3:
  27. * 0 = Rtt disabled
  28. * 1 = 60 ohm
  29. * 2 = 120 ohm
  30. * 3 = 40 ohm
  31. * 4 = 20 ohm
  32. * 5 = 30 ohm
  33. *
  34. * FIXME: Apparently 8641 needs a value of 2
  35. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  36. *
  37. * FIXME: There was some effort down this line earlier:
  38. *
  39. * unsigned int i;
  40. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  41. * if (popts->dimmslot[i].num_valid_cs
  42. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  43. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  44. * rtt = 2;
  45. * break;
  46. * }
  47. * }
  48. */
  49. static inline int fsl_ddr_get_rtt(void)
  50. {
  51. int rtt;
  52. #if defined(CONFIG_SYS_FSL_DDR1)
  53. rtt = 0;
  54. #elif defined(CONFIG_SYS_FSL_DDR2)
  55. rtt = 3;
  56. #else
  57. rtt = 0;
  58. #endif
  59. return rtt;
  60. }
  61. #ifdef CONFIG_SYS_FSL_DDR4
  62. /*
  63. * compute CAS write latency according to DDR4 spec
  64. * CWL = 9 for <= 1600MT/s
  65. * 10 for <= 1866MT/s
  66. * 11 for <= 2133MT/s
  67. * 12 for <= 2400MT/s
  68. * 14 for <= 2667MT/s
  69. * 16 for <= 2933MT/s
  70. * 18 for higher
  71. */
  72. static inline unsigned int compute_cas_write_latency(
  73. const unsigned int ctrl_num)
  74. {
  75. unsigned int cwl;
  76. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  77. if (mclk_ps >= 1250)
  78. cwl = 9;
  79. else if (mclk_ps >= 1070)
  80. cwl = 10;
  81. else if (mclk_ps >= 935)
  82. cwl = 11;
  83. else if (mclk_ps >= 833)
  84. cwl = 12;
  85. else if (mclk_ps >= 750)
  86. cwl = 14;
  87. else if (mclk_ps >= 681)
  88. cwl = 16;
  89. else
  90. cwl = 18;
  91. return cwl;
  92. }
  93. #else
  94. /*
  95. * compute the CAS write latency according to DDR3 spec
  96. * CWL = 5 if tCK >= 2.5ns
  97. * 6 if 2.5ns > tCK >= 1.875ns
  98. * 7 if 1.875ns > tCK >= 1.5ns
  99. * 8 if 1.5ns > tCK >= 1.25ns
  100. * 9 if 1.25ns > tCK >= 1.07ns
  101. * 10 if 1.07ns > tCK >= 0.935ns
  102. * 11 if 0.935ns > tCK >= 0.833ns
  103. * 12 if 0.833ns > tCK >= 0.75ns
  104. */
  105. static inline unsigned int compute_cas_write_latency(
  106. const unsigned int ctrl_num)
  107. {
  108. unsigned int cwl;
  109. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  110. if (mclk_ps >= 2500)
  111. cwl = 5;
  112. else if (mclk_ps >= 1875)
  113. cwl = 6;
  114. else if (mclk_ps >= 1500)
  115. cwl = 7;
  116. else if (mclk_ps >= 1250)
  117. cwl = 8;
  118. else if (mclk_ps >= 1070)
  119. cwl = 9;
  120. else if (mclk_ps >= 935)
  121. cwl = 10;
  122. else if (mclk_ps >= 833)
  123. cwl = 11;
  124. else if (mclk_ps >= 750)
  125. cwl = 12;
  126. else {
  127. cwl = 12;
  128. printf("Warning: CWL is out of range\n");
  129. }
  130. return cwl;
  131. }
  132. #endif
  133. /* Chip Select Configuration (CSn_CONFIG) */
  134. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  135. const memctl_options_t *popts,
  136. const dimm_params_t *dimm_params)
  137. {
  138. unsigned int cs_n_en = 0; /* Chip Select enable */
  139. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  140. unsigned int intlv_ctl = 0; /* Interleaving control */
  141. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  142. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  143. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  144. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  145. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  146. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  147. int go_config = 0;
  148. #ifdef CONFIG_SYS_FSL_DDR4
  149. unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
  150. #else
  151. unsigned int n_banks_per_sdram_device;
  152. #endif
  153. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  154. switch (i) {
  155. case 0:
  156. if (dimm_params[dimm_number].n_ranks > 0) {
  157. go_config = 1;
  158. /* These fields only available in CS0_CONFIG */
  159. if (!popts->memctl_interleaving)
  160. break;
  161. switch (popts->memctl_interleaving_mode) {
  162. case FSL_DDR_256B_INTERLEAVING:
  163. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  164. case FSL_DDR_PAGE_INTERLEAVING:
  165. case FSL_DDR_BANK_INTERLEAVING:
  166. case FSL_DDR_SUPERBANK_INTERLEAVING:
  167. intlv_en = popts->memctl_interleaving;
  168. intlv_ctl = popts->memctl_interleaving_mode;
  169. break;
  170. default:
  171. break;
  172. }
  173. }
  174. break;
  175. case 1:
  176. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  177. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  178. go_config = 1;
  179. break;
  180. case 2:
  181. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  182. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  183. go_config = 1;
  184. break;
  185. case 3:
  186. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  187. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  188. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  189. go_config = 1;
  190. break;
  191. default:
  192. break;
  193. }
  194. if (go_config) {
  195. cs_n_en = 1;
  196. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  197. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  198. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  199. #ifdef CONFIG_SYS_FSL_DDR4
  200. ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
  201. bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
  202. #else
  203. n_banks_per_sdram_device
  204. = dimm_params[dimm_number].n_banks_per_sdram_device;
  205. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  206. #endif
  207. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  208. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  209. }
  210. ddr->cs[i].config = (0
  211. | ((cs_n_en & 0x1) << 31)
  212. | ((intlv_en & 0x3) << 29)
  213. | ((intlv_ctl & 0xf) << 24)
  214. | ((ap_n_en & 0x1) << 23)
  215. /* XXX: some implementation only have 1 bit starting at left */
  216. | ((odt_rd_cfg & 0x7) << 20)
  217. /* XXX: Some implementation only have 1 bit starting at left */
  218. | ((odt_wr_cfg & 0x7) << 16)
  219. | ((ba_bits_cs_n & 0x3) << 14)
  220. | ((row_bits_cs_n & 0x7) << 8)
  221. #ifdef CONFIG_SYS_FSL_DDR4
  222. | ((bg_bits_cs_n & 0x3) << 4)
  223. #endif
  224. | ((col_bits_cs_n & 0x7) << 0)
  225. );
  226. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  227. }
  228. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  229. /* FIXME: 8572 */
  230. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  231. {
  232. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  233. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  234. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  235. }
  236. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  237. #if !defined(CONFIG_SYS_FSL_DDR1)
  238. /*
  239. * Check DIMM configuration, return 2 if quad-rank or two dual-rank
  240. * Return 1 if other two slots configuration. Return 0 if single slot.
  241. */
  242. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  243. {
  244. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  245. if (dimm_params[0].n_ranks == 4)
  246. return 2;
  247. #endif
  248. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  249. if ((dimm_params[0].n_ranks == 2) &&
  250. (dimm_params[1].n_ranks == 2))
  251. return 2;
  252. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  253. if (dimm_params[0].n_ranks == 4)
  254. return 2;
  255. #endif
  256. if ((dimm_params[0].n_ranks != 0) &&
  257. (dimm_params[2].n_ranks != 0))
  258. return 1;
  259. #endif
  260. return 0;
  261. }
  262. /*
  263. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  264. *
  265. * Avoid writing for DDR I. The new PQ38 DDR controller
  266. * dreams up non-zero default values to be backwards compatible.
  267. */
  268. static void set_timing_cfg_0(const unsigned int ctrl_num,
  269. fsl_ddr_cfg_regs_t *ddr,
  270. const memctl_options_t *popts,
  271. const dimm_params_t *dimm_params)
  272. {
  273. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  274. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  275. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  276. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  277. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  278. /* Active powerdown exit timing (tXARD and tXARDS). */
  279. unsigned char act_pd_exit_mclk;
  280. /* Precharge powerdown exit timing (tXP). */
  281. unsigned char pre_pd_exit_mclk;
  282. /* ODT powerdown exit timing (tAXPD). */
  283. unsigned char taxpd_mclk = 0;
  284. /* Mode register set cycle time (tMRD). */
  285. unsigned char tmrd_mclk;
  286. #if defined(CONFIG_SYS_FSL_DDR4) || defined(CONFIG_SYS_FSL_DDR3)
  287. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  288. #endif
  289. #ifdef CONFIG_SYS_FSL_DDR4
  290. /* tXP=max(4nCK, 6ns) */
  291. int txp = max((int)mclk_ps * 4, 6000); /* unit=ps */
  292. trwt_mclk = 2;
  293. twrt_mclk = 1;
  294. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  295. pre_pd_exit_mclk = act_pd_exit_mclk;
  296. /*
  297. * MRS_CYC = max(tMRD, tMOD)
  298. * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
  299. */
  300. tmrd_mclk = max(24U, picos_to_mclk(ctrl_num, 15000));
  301. #elif defined(CONFIG_SYS_FSL_DDR3)
  302. unsigned int data_rate = get_ddr_freq(ctrl_num);
  303. int txp;
  304. unsigned int ip_rev;
  305. int odt_overlap;
  306. /*
  307. * (tXARD and tXARDS). Empirical?
  308. * The DDR3 spec has not tXARD,
  309. * we use the tXP instead of it.
  310. * tXP=max(3nCK, 7.5ns) for DDR3-800, 1066
  311. * max(3nCK, 6ns) for DDR3-1333, 1600, 1866, 2133
  312. * spec has not the tAXPD, we use
  313. * tAXPD=1, need design to confirm.
  314. */
  315. txp = max((int)mclk_ps * 3, (mclk_ps > 1540 ? 7500 : 6000));
  316. ip_rev = fsl_ddr_get_version();
  317. if (ip_rev >= 0x40700) {
  318. /*
  319. * MRS_CYC = max(tMRD, tMOD)
  320. * tMRD = 4nCK (8nCK for RDIMM)
  321. * tMOD = max(12nCK, 15ns)
  322. */
  323. tmrd_mclk = max((unsigned int)12,
  324. picos_to_mclk(ctrl_num, 15000));
  325. } else {
  326. /*
  327. * MRS_CYC = tMRD
  328. * tMRD = 4nCK (8nCK for RDIMM)
  329. */
  330. if (popts->registered_dimm_en)
  331. tmrd_mclk = 8;
  332. else
  333. tmrd_mclk = 4;
  334. }
  335. /* set the turnaround time */
  336. /*
  337. * for single quad-rank DIMM and two-slot DIMMs
  338. * to avoid ODT overlap
  339. */
  340. odt_overlap = avoid_odt_overlap(dimm_params);
  341. switch (odt_overlap) {
  342. case 2:
  343. twwt_mclk = 2;
  344. trrt_mclk = 1;
  345. break;
  346. case 1:
  347. twwt_mclk = 1;
  348. trrt_mclk = 0;
  349. break;
  350. default:
  351. break;
  352. }
  353. /* for faster clock, need more time for data setup */
  354. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  355. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  356. twrt_mclk = 1;
  357. if (popts->dynamic_power == 0) { /* powerdown is not used */
  358. act_pd_exit_mclk = 1;
  359. pre_pd_exit_mclk = 1;
  360. taxpd_mclk = 1;
  361. } else {
  362. /* act_pd_exit_mclk = tXARD, see above */
  363. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  364. /* Mode register MR0[A12] is '1' - fast exit */
  365. pre_pd_exit_mclk = act_pd_exit_mclk;
  366. taxpd_mclk = 1;
  367. }
  368. #else /* CONFIG_SYS_FSL_DDR2 */
  369. /*
  370. * (tXARD and tXARDS). Empirical?
  371. * tXARD = 2 for DDR2
  372. * tXP=2
  373. * tAXPD=8
  374. */
  375. act_pd_exit_mclk = 2;
  376. pre_pd_exit_mclk = 2;
  377. taxpd_mclk = 8;
  378. tmrd_mclk = 2;
  379. #endif
  380. if (popts->trwt_override)
  381. trwt_mclk = popts->trwt;
  382. ddr->timing_cfg_0 = (0
  383. | ((trwt_mclk & 0x3) << 30) /* RWT */
  384. | ((twrt_mclk & 0x3) << 28) /* WRT */
  385. | ((trrt_mclk & 0x3) << 26) /* RRT */
  386. | ((twwt_mclk & 0x3) << 24) /* WWT */
  387. | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */
  388. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  389. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  390. | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */
  391. );
  392. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  393. }
  394. #endif /* !defined(CONFIG_SYS_FSL_DDR1) */
  395. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  396. static void set_timing_cfg_3(const unsigned int ctrl_num,
  397. fsl_ddr_cfg_regs_t *ddr,
  398. const memctl_options_t *popts,
  399. const common_timing_params_t *common_dimm,
  400. unsigned int cas_latency,
  401. unsigned int additive_latency)
  402. {
  403. /* Extended precharge to activate interval (tRP) */
  404. unsigned int ext_pretoact = 0;
  405. /* Extended Activate to precharge interval (tRAS) */
  406. unsigned int ext_acttopre = 0;
  407. /* Extended activate to read/write interval (tRCD) */
  408. unsigned int ext_acttorw = 0;
  409. /* Extended refresh recovery time (tRFC) */
  410. unsigned int ext_refrec;
  411. /* Extended MCAS latency from READ cmd */
  412. unsigned int ext_caslat = 0;
  413. /* Extended additive latency */
  414. unsigned int ext_add_lat = 0;
  415. /* Extended last data to precharge interval (tWR) */
  416. unsigned int ext_wrrec = 0;
  417. /* Control Adjust */
  418. unsigned int cntl_adj = 0;
  419. ext_pretoact = picos_to_mclk(ctrl_num, common_dimm->trp_ps) >> 4;
  420. ext_acttopre = picos_to_mclk(ctrl_num, common_dimm->tras_ps) >> 4;
  421. ext_acttorw = picos_to_mclk(ctrl_num, common_dimm->trcd_ps) >> 4;
  422. ext_caslat = (2 * cas_latency - 1) >> 4;
  423. ext_add_lat = additive_latency >> 4;
  424. #ifdef CONFIG_SYS_FSL_DDR4
  425. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8) >> 4;
  426. #else
  427. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8) >> 4;
  428. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  429. #endif
  430. ext_wrrec = (picos_to_mclk(ctrl_num, common_dimm->twr_ps) +
  431. (popts->otf_burst_chop_en ? 2 : 0)) >> 4;
  432. ddr->timing_cfg_3 = (0
  433. | ((ext_pretoact & 0x1) << 28)
  434. | ((ext_acttopre & 0x3) << 24)
  435. | ((ext_acttorw & 0x1) << 22)
  436. | ((ext_refrec & 0x1F) << 16)
  437. | ((ext_caslat & 0x3) << 12)
  438. | ((ext_add_lat & 0x1) << 10)
  439. | ((ext_wrrec & 0x1) << 8)
  440. | ((cntl_adj & 0x7) << 0)
  441. );
  442. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  443. }
  444. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  445. static void set_timing_cfg_1(const unsigned int ctrl_num,
  446. fsl_ddr_cfg_regs_t *ddr,
  447. const memctl_options_t *popts,
  448. const common_timing_params_t *common_dimm,
  449. unsigned int cas_latency)
  450. {
  451. /* Precharge-to-activate interval (tRP) */
  452. unsigned char pretoact_mclk;
  453. /* Activate to precharge interval (tRAS) */
  454. unsigned char acttopre_mclk;
  455. /* Activate to read/write interval (tRCD) */
  456. unsigned char acttorw_mclk;
  457. /* CASLAT */
  458. unsigned char caslat_ctrl;
  459. /* Refresh recovery time (tRFC) ; trfc_low */
  460. unsigned char refrec_ctrl;
  461. /* Last data to precharge minimum interval (tWR) */
  462. unsigned char wrrec_mclk;
  463. /* Activate-to-activate interval (tRRD) */
  464. unsigned char acttoact_mclk;
  465. /* Last write data pair to read command issue interval (tWTR) */
  466. unsigned char wrtord_mclk;
  467. #ifdef CONFIG_SYS_FSL_DDR4
  468. /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
  469. static const u8 wrrec_table[] = {
  470. 10, 10, 10, 10, 10,
  471. 10, 10, 10, 10, 10,
  472. 12, 12, 14, 14, 16,
  473. 16, 18, 18, 20, 20,
  474. 24, 24, 24, 24};
  475. #else
  476. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  477. static const u8 wrrec_table[] = {
  478. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  479. #endif
  480. pretoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trp_ps);
  481. acttopre_mclk = picos_to_mclk(ctrl_num, common_dimm->tras_ps);
  482. acttorw_mclk = picos_to_mclk(ctrl_num, common_dimm->trcd_ps);
  483. /*
  484. * Translate CAS Latency to a DDR controller field value:
  485. *
  486. * CAS Lat DDR I DDR II Ctrl
  487. * Clocks SPD Bit SPD Bit Value
  488. * ------- ------- ------- -----
  489. * 1.0 0 0001
  490. * 1.5 1 0010
  491. * 2.0 2 2 0011
  492. * 2.5 3 0100
  493. * 3.0 4 3 0101
  494. * 3.5 5 0110
  495. * 4.0 4 0111
  496. * 4.5 1000
  497. * 5.0 5 1001
  498. */
  499. #if defined(CONFIG_SYS_FSL_DDR1)
  500. caslat_ctrl = (cas_latency + 1) & 0x07;
  501. #elif defined(CONFIG_SYS_FSL_DDR2)
  502. caslat_ctrl = 2 * cas_latency - 1;
  503. #else
  504. /*
  505. * if the CAS latency more than 8 cycle,
  506. * we need set extend bit for it at
  507. * TIMING_CFG_3[EXT_CASLAT]
  508. */
  509. if (fsl_ddr_get_version() <= 0x40400)
  510. caslat_ctrl = 2 * cas_latency - 1;
  511. else
  512. caslat_ctrl = (cas_latency - 1) << 1;
  513. #endif
  514. #ifdef CONFIG_SYS_FSL_DDR4
  515. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8;
  516. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  517. acttoact_mclk = max(picos_to_mclk(ctrl_num, common_dimm->trrds_ps), 4U);
  518. wrtord_mclk = max(2U, picos_to_mclk(ctrl_num, 2500));
  519. if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
  520. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  521. else
  522. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  523. #else
  524. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8;
  525. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  526. acttoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trrd_ps);
  527. wrtord_mclk = picos_to_mclk(ctrl_num, common_dimm->twtr_ps);
  528. if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
  529. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  530. else
  531. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  532. #endif
  533. if (popts->otf_burst_chop_en)
  534. wrrec_mclk += 2;
  535. /*
  536. * JEDEC has min requirement for tRRD
  537. */
  538. #if defined(CONFIG_SYS_FSL_DDR3)
  539. if (acttoact_mclk < 4)
  540. acttoact_mclk = 4;
  541. #endif
  542. /*
  543. * JEDEC has some min requirements for tWTR
  544. */
  545. #if defined(CONFIG_SYS_FSL_DDR2)
  546. if (wrtord_mclk < 2)
  547. wrtord_mclk = 2;
  548. #elif defined(CONFIG_SYS_FSL_DDR3)
  549. if (wrtord_mclk < 4)
  550. wrtord_mclk = 4;
  551. #endif
  552. if (popts->otf_burst_chop_en)
  553. wrtord_mclk += 2;
  554. ddr->timing_cfg_1 = (0
  555. | ((pretoact_mclk & 0x0F) << 28)
  556. | ((acttopre_mclk & 0x0F) << 24)
  557. | ((acttorw_mclk & 0xF) << 20)
  558. | ((caslat_ctrl & 0xF) << 16)
  559. | ((refrec_ctrl & 0xF) << 12)
  560. | ((wrrec_mclk & 0x0F) << 8)
  561. | ((acttoact_mclk & 0x0F) << 4)
  562. | ((wrtord_mclk & 0x0F) << 0)
  563. );
  564. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  565. }
  566. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  567. static void set_timing_cfg_2(const unsigned int ctrl_num,
  568. fsl_ddr_cfg_regs_t *ddr,
  569. const memctl_options_t *popts,
  570. const common_timing_params_t *common_dimm,
  571. unsigned int cas_latency,
  572. unsigned int additive_latency)
  573. {
  574. /* Additive latency */
  575. unsigned char add_lat_mclk;
  576. /* CAS-to-preamble override */
  577. unsigned short cpo;
  578. /* Write latency */
  579. unsigned char wr_lat;
  580. /* Read to precharge (tRTP) */
  581. unsigned char rd_to_pre;
  582. /* Write command to write data strobe timing adjustment */
  583. unsigned char wr_data_delay;
  584. /* Minimum CKE pulse width (tCKE) */
  585. unsigned char cke_pls;
  586. /* Window for four activates (tFAW) */
  587. unsigned short four_act;
  588. #ifdef CONFIG_SYS_FSL_DDR3
  589. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  590. #endif
  591. /* FIXME add check that this must be less than acttorw_mclk */
  592. add_lat_mclk = additive_latency;
  593. cpo = popts->cpo_override;
  594. #if defined(CONFIG_SYS_FSL_DDR1)
  595. /*
  596. * This is a lie. It should really be 1, but if it is
  597. * set to 1, bits overlap into the old controller's
  598. * otherwise unused ACSM field. If we leave it 0, then
  599. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  600. */
  601. wr_lat = 0;
  602. #elif defined(CONFIG_SYS_FSL_DDR2)
  603. wr_lat = cas_latency - 1;
  604. #else
  605. wr_lat = compute_cas_write_latency(ctrl_num);
  606. #endif
  607. #ifdef CONFIG_SYS_FSL_DDR4
  608. rd_to_pre = picos_to_mclk(ctrl_num, 7500);
  609. #else
  610. rd_to_pre = picos_to_mclk(ctrl_num, common_dimm->trtp_ps);
  611. #endif
  612. /*
  613. * JEDEC has some min requirements for tRTP
  614. */
  615. #if defined(CONFIG_SYS_FSL_DDR2)
  616. if (rd_to_pre < 2)
  617. rd_to_pre = 2;
  618. #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  619. if (rd_to_pre < 4)
  620. rd_to_pre = 4;
  621. #endif
  622. if (popts->otf_burst_chop_en)
  623. rd_to_pre += 2; /* according to UM */
  624. wr_data_delay = popts->write_data_delay;
  625. #ifdef CONFIG_SYS_FSL_DDR4
  626. cpo = 0;
  627. cke_pls = max(3U, picos_to_mclk(ctrl_num, 5000));
  628. #elif defined(CONFIG_SYS_FSL_DDR3)
  629. /*
  630. * cke pulse = max(3nCK, 7.5ns) for DDR3-800
  631. * max(3nCK, 5.625ns) for DDR3-1066, 1333
  632. * max(3nCK, 5ns) for DDR3-1600, 1866, 2133
  633. */
  634. cke_pls = max(3U, picos_to_mclk(ctrl_num, mclk_ps > 1870 ? 7500 :
  635. (mclk_ps > 1245 ? 5625 : 5000)));
  636. #else
  637. cke_pls = FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR;
  638. #endif
  639. four_act = picos_to_mclk(ctrl_num,
  640. popts->tfaw_window_four_activates_ps);
  641. ddr->timing_cfg_2 = (0
  642. | ((add_lat_mclk & 0xf) << 28)
  643. | ((cpo & 0x1f) << 23)
  644. | ((wr_lat & 0xf) << 19)
  645. | ((wr_lat & 0x10) << 14)
  646. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  647. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  648. | ((cke_pls & 0x7) << 6)
  649. | ((four_act & 0x3f) << 0)
  650. );
  651. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  652. }
  653. /* DDR SDRAM Register Control Word */
  654. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  655. const memctl_options_t *popts,
  656. const common_timing_params_t *common_dimm)
  657. {
  658. if (common_dimm->all_dimms_registered &&
  659. !common_dimm->all_dimms_unbuffered) {
  660. if (popts->rcw_override) {
  661. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  662. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  663. } else {
  664. ddr->ddr_sdram_rcw_1 =
  665. common_dimm->rcw[0] << 28 | \
  666. common_dimm->rcw[1] << 24 | \
  667. common_dimm->rcw[2] << 20 | \
  668. common_dimm->rcw[3] << 16 | \
  669. common_dimm->rcw[4] << 12 | \
  670. common_dimm->rcw[5] << 8 | \
  671. common_dimm->rcw[6] << 4 | \
  672. common_dimm->rcw[7];
  673. ddr->ddr_sdram_rcw_2 =
  674. common_dimm->rcw[8] << 28 | \
  675. common_dimm->rcw[9] << 24 | \
  676. common_dimm->rcw[10] << 20 | \
  677. common_dimm->rcw[11] << 16 | \
  678. common_dimm->rcw[12] << 12 | \
  679. common_dimm->rcw[13] << 8 | \
  680. common_dimm->rcw[14] << 4 | \
  681. common_dimm->rcw[15];
  682. }
  683. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  684. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  685. }
  686. }
  687. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  688. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  689. const memctl_options_t *popts,
  690. const common_timing_params_t *common_dimm)
  691. {
  692. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  693. unsigned int sren; /* Self refresh enable (during sleep) */
  694. unsigned int ecc_en; /* ECC enable. */
  695. unsigned int rd_en; /* Registered DIMM enable */
  696. unsigned int sdram_type; /* Type of SDRAM */
  697. unsigned int dyn_pwr; /* Dynamic power management mode */
  698. unsigned int dbw; /* DRAM dta bus width */
  699. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  700. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  701. unsigned int threet_en; /* Enable 3T timing */
  702. unsigned int twot_en; /* Enable 2T timing */
  703. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  704. unsigned int x32_en = 0; /* x32 enable */
  705. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  706. unsigned int hse; /* Global half strength override */
  707. unsigned int acc_ecc_en = 0; /* Accumulated ECC enable */
  708. unsigned int mem_halt = 0; /* memory controller halt */
  709. unsigned int bi = 0; /* Bypass initialization */
  710. mem_en = 1;
  711. sren = popts->self_refresh_in_sleep;
  712. if (common_dimm->all_dimms_ecc_capable) {
  713. /* Allow setting of ECC only if all DIMMs are ECC. */
  714. ecc_en = popts->ecc_mode;
  715. } else {
  716. ecc_en = 0;
  717. }
  718. if (common_dimm->all_dimms_registered &&
  719. !common_dimm->all_dimms_unbuffered) {
  720. rd_en = 1;
  721. twot_en = 0;
  722. } else {
  723. rd_en = 0;
  724. twot_en = popts->twot_en;
  725. }
  726. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  727. dyn_pwr = popts->dynamic_power;
  728. dbw = popts->data_bus_width;
  729. /* 8-beat burst enable DDR-III case
  730. * we must clear it when use the on-the-fly mode,
  731. * must set it when use the 32-bits bus mode.
  732. */
  733. if ((sdram_type == SDRAM_TYPE_DDR3) ||
  734. (sdram_type == SDRAM_TYPE_DDR4)) {
  735. if (popts->burst_length == DDR_BL8)
  736. eight_be = 1;
  737. if (popts->burst_length == DDR_OTF)
  738. eight_be = 0;
  739. if (dbw == 0x1)
  740. eight_be = 1;
  741. }
  742. threet_en = popts->threet_en;
  743. ba_intlv_ctl = popts->ba_intlv_ctl;
  744. hse = popts->half_strength_driver_enable;
  745. /* set when ddr bus width < 64 */
  746. acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0;
  747. ddr->ddr_sdram_cfg = (0
  748. | ((mem_en & 0x1) << 31)
  749. | ((sren & 0x1) << 30)
  750. | ((ecc_en & 0x1) << 29)
  751. | ((rd_en & 0x1) << 28)
  752. | ((sdram_type & 0x7) << 24)
  753. | ((dyn_pwr & 0x1) << 21)
  754. | ((dbw & 0x3) << 19)
  755. | ((eight_be & 0x1) << 18)
  756. | ((ncap & 0x1) << 17)
  757. | ((threet_en & 0x1) << 16)
  758. | ((twot_en & 0x1) << 15)
  759. | ((ba_intlv_ctl & 0x7F) << 8)
  760. | ((x32_en & 0x1) << 5)
  761. | ((pchb8 & 0x1) << 4)
  762. | ((hse & 0x1) << 3)
  763. | ((acc_ecc_en & 0x1) << 2)
  764. | ((mem_halt & 0x1) << 1)
  765. | ((bi & 0x1) << 0)
  766. );
  767. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  768. }
  769. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  770. static void set_ddr_sdram_cfg_2(const unsigned int ctrl_num,
  771. fsl_ddr_cfg_regs_t *ddr,
  772. const memctl_options_t *popts,
  773. const unsigned int unq_mrs_en)
  774. {
  775. unsigned int frc_sr = 0; /* Force self refresh */
  776. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  777. unsigned int odt_cfg = 0; /* ODT configuration */
  778. unsigned int num_pr; /* Number of posted refreshes */
  779. unsigned int slow = 0; /* DDR will be run less than 1250 */
  780. unsigned int x4_en = 0; /* x4 DRAM enable */
  781. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  782. unsigned int ap_en; /* Address Parity Enable */
  783. unsigned int d_init; /* DRAM data initialization */
  784. unsigned int rcw_en = 0; /* Register Control Word Enable */
  785. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  786. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  787. int i;
  788. #ifndef CONFIG_SYS_FSL_DDR4
  789. unsigned int dll_rst_dis = 1; /* DLL reset disable */
  790. unsigned int dqs_cfg; /* DQS configuration */
  791. dqs_cfg = popts->dqs_config;
  792. #endif
  793. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  794. if (popts->cs_local_opts[i].odt_rd_cfg
  795. || popts->cs_local_opts[i].odt_wr_cfg) {
  796. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  797. break;
  798. }
  799. }
  800. num_pr = 1; /* Make this configurable */
  801. /*
  802. * 8572 manual says
  803. * {TIMING_CFG_1[PRETOACT]
  804. * + [DDR_SDRAM_CFG_2[NUM_PR]
  805. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  806. * << DDR_SDRAM_INTERVAL[REFINT]
  807. */
  808. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  809. obc_cfg = popts->otf_burst_chop_en;
  810. #else
  811. obc_cfg = 0;
  812. #endif
  813. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  814. slow = get_ddr_freq(ctrl_num) < 1249000000;
  815. #endif
  816. if (popts->registered_dimm_en) {
  817. rcw_en = 1;
  818. ap_en = popts->ap_en;
  819. } else {
  820. ap_en = 0;
  821. }
  822. x4_en = popts->x4_en ? 1 : 0;
  823. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  824. /* Use the DDR controller to auto initialize memory. */
  825. d_init = popts->ecc_init_using_memctl;
  826. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  827. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  828. #else
  829. /* Memory will be initialized via DMA, or not at all. */
  830. d_init = 0;
  831. #endif
  832. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  833. md_en = popts->mirrored_dimm;
  834. #endif
  835. qd_en = popts->quad_rank_present ? 1 : 0;
  836. ddr->ddr_sdram_cfg_2 = (0
  837. | ((frc_sr & 0x1) << 31)
  838. | ((sr_ie & 0x1) << 30)
  839. #ifndef CONFIG_SYS_FSL_DDR4
  840. | ((dll_rst_dis & 0x1) << 29)
  841. | ((dqs_cfg & 0x3) << 26)
  842. #endif
  843. | ((odt_cfg & 0x3) << 21)
  844. | ((num_pr & 0xf) << 12)
  845. | ((slow & 1) << 11)
  846. | (x4_en << 10)
  847. | (qd_en << 9)
  848. | (unq_mrs_en << 8)
  849. | ((obc_cfg & 0x1) << 6)
  850. | ((ap_en & 0x1) << 5)
  851. | ((d_init & 0x1) << 4)
  852. | ((rcw_en & 0x1) << 2)
  853. | ((md_en & 0x1) << 0)
  854. );
  855. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  856. }
  857. #ifdef CONFIG_SYS_FSL_DDR4
  858. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  859. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  860. fsl_ddr_cfg_regs_t *ddr,
  861. const memctl_options_t *popts,
  862. const common_timing_params_t *common_dimm,
  863. const unsigned int unq_mrs_en)
  864. {
  865. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  866. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  867. int i;
  868. unsigned int wr_crc = 0; /* Disable */
  869. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  870. unsigned int srt = 0; /* self-refresh temerature, normal range */
  871. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 9;
  872. unsigned int mpr = 0; /* serial */
  873. unsigned int wc_lat;
  874. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  875. if (popts->rtt_override)
  876. rtt_wr = popts->rtt_wr_override_value;
  877. else
  878. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  879. if (common_dimm->extended_op_srt)
  880. srt = common_dimm->extended_op_srt;
  881. esdmode2 = (0
  882. | ((wr_crc & 0x1) << 12)
  883. | ((rtt_wr & 0x3) << 9)
  884. | ((srt & 0x3) << 6)
  885. | ((cwl & 0x7) << 3));
  886. if (mclk_ps >= 1250)
  887. wc_lat = 0;
  888. else if (mclk_ps >= 833)
  889. wc_lat = 1;
  890. else
  891. wc_lat = 2;
  892. esdmode3 = (0
  893. | ((mpr & 0x3) << 11)
  894. | ((wc_lat & 0x3) << 9));
  895. ddr->ddr_sdram_mode_2 = (0
  896. | ((esdmode2 & 0xFFFF) << 16)
  897. | ((esdmode3 & 0xFFFF) << 0)
  898. );
  899. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  900. if (unq_mrs_en) { /* unique mode registers are supported */
  901. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  902. if (popts->rtt_override)
  903. rtt_wr = popts->rtt_wr_override_value;
  904. else
  905. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  906. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  907. esdmode2 |= (rtt_wr & 0x3) << 9;
  908. switch (i) {
  909. case 1:
  910. ddr->ddr_sdram_mode_4 = (0
  911. | ((esdmode2 & 0xFFFF) << 16)
  912. | ((esdmode3 & 0xFFFF) << 0)
  913. );
  914. break;
  915. case 2:
  916. ddr->ddr_sdram_mode_6 = (0
  917. | ((esdmode2 & 0xFFFF) << 16)
  918. | ((esdmode3 & 0xFFFF) << 0)
  919. );
  920. break;
  921. case 3:
  922. ddr->ddr_sdram_mode_8 = (0
  923. | ((esdmode2 & 0xFFFF) << 16)
  924. | ((esdmode3 & 0xFFFF) << 0)
  925. );
  926. break;
  927. }
  928. }
  929. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  930. ddr->ddr_sdram_mode_4);
  931. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  932. ddr->ddr_sdram_mode_6);
  933. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  934. ddr->ddr_sdram_mode_8);
  935. }
  936. }
  937. #elif defined(CONFIG_SYS_FSL_DDR3)
  938. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  939. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  940. fsl_ddr_cfg_regs_t *ddr,
  941. const memctl_options_t *popts,
  942. const common_timing_params_t *common_dimm,
  943. const unsigned int unq_mrs_en)
  944. {
  945. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  946. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  947. int i;
  948. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  949. unsigned int srt = 0; /* self-refresh temerature, normal range */
  950. unsigned int asr = 0; /* auto self-refresh disable */
  951. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 5;
  952. unsigned int pasr = 0; /* partial array self refresh disable */
  953. if (popts->rtt_override)
  954. rtt_wr = popts->rtt_wr_override_value;
  955. else
  956. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  957. if (common_dimm->extended_op_srt)
  958. srt = common_dimm->extended_op_srt;
  959. esdmode2 = (0
  960. | ((rtt_wr & 0x3) << 9)
  961. | ((srt & 0x1) << 7)
  962. | ((asr & 0x1) << 6)
  963. | ((cwl & 0x7) << 3)
  964. | ((pasr & 0x7) << 0));
  965. ddr->ddr_sdram_mode_2 = (0
  966. | ((esdmode2 & 0xFFFF) << 16)
  967. | ((esdmode3 & 0xFFFF) << 0)
  968. );
  969. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  970. if (unq_mrs_en) { /* unique mode registers are supported */
  971. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  972. if (popts->rtt_override)
  973. rtt_wr = popts->rtt_wr_override_value;
  974. else
  975. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  976. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  977. esdmode2 |= (rtt_wr & 0x3) << 9;
  978. switch (i) {
  979. case 1:
  980. ddr->ddr_sdram_mode_4 = (0
  981. | ((esdmode2 & 0xFFFF) << 16)
  982. | ((esdmode3 & 0xFFFF) << 0)
  983. );
  984. break;
  985. case 2:
  986. ddr->ddr_sdram_mode_6 = (0
  987. | ((esdmode2 & 0xFFFF) << 16)
  988. | ((esdmode3 & 0xFFFF) << 0)
  989. );
  990. break;
  991. case 3:
  992. ddr->ddr_sdram_mode_8 = (0
  993. | ((esdmode2 & 0xFFFF) << 16)
  994. | ((esdmode3 & 0xFFFF) << 0)
  995. );
  996. break;
  997. }
  998. }
  999. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  1000. ddr->ddr_sdram_mode_4);
  1001. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  1002. ddr->ddr_sdram_mode_6);
  1003. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  1004. ddr->ddr_sdram_mode_8);
  1005. }
  1006. }
  1007. #else /* for DDR2 and DDR1 */
  1008. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  1009. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  1010. fsl_ddr_cfg_regs_t *ddr,
  1011. const memctl_options_t *popts,
  1012. const common_timing_params_t *common_dimm,
  1013. const unsigned int unq_mrs_en)
  1014. {
  1015. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  1016. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  1017. ddr->ddr_sdram_mode_2 = (0
  1018. | ((esdmode2 & 0xFFFF) << 16)
  1019. | ((esdmode3 & 0xFFFF) << 0)
  1020. );
  1021. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  1022. }
  1023. #endif
  1024. #ifdef CONFIG_SYS_FSL_DDR4
  1025. /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
  1026. static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
  1027. const memctl_options_t *popts,
  1028. const common_timing_params_t *common_dimm,
  1029. const unsigned int unq_mrs_en)
  1030. {
  1031. int i;
  1032. unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */
  1033. unsigned short esdmode5; /* Extended SDRAM mode 5 */
  1034. esdmode5 = 0x00000400; /* Data mask enabled */
  1035. ddr->ddr_sdram_mode_9 = (0
  1036. | ((esdmode4 & 0xffff) << 16)
  1037. | ((esdmode5 & 0xffff) << 0)
  1038. );
  1039. debug("FSLDDR: ddr_sdram_mode_9) = 0x%08x\n", ddr->ddr_sdram_mode_9);
  1040. if (unq_mrs_en) { /* unique mode registers are supported */
  1041. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1042. switch (i) {
  1043. case 1:
  1044. ddr->ddr_sdram_mode_11 = (0
  1045. | ((esdmode4 & 0xFFFF) << 16)
  1046. | ((esdmode5 & 0xFFFF) << 0)
  1047. );
  1048. break;
  1049. case 2:
  1050. ddr->ddr_sdram_mode_13 = (0
  1051. | ((esdmode4 & 0xFFFF) << 16)
  1052. | ((esdmode5 & 0xFFFF) << 0)
  1053. );
  1054. break;
  1055. case 3:
  1056. ddr->ddr_sdram_mode_15 = (0
  1057. | ((esdmode4 & 0xFFFF) << 16)
  1058. | ((esdmode5 & 0xFFFF) << 0)
  1059. );
  1060. break;
  1061. }
  1062. }
  1063. debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
  1064. ddr->ddr_sdram_mode_11);
  1065. debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
  1066. ddr->ddr_sdram_mode_13);
  1067. debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
  1068. ddr->ddr_sdram_mode_15);
  1069. }
  1070. }
  1071. /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
  1072. static void set_ddr_sdram_mode_10(const unsigned int ctrl_num,
  1073. fsl_ddr_cfg_regs_t *ddr,
  1074. const memctl_options_t *popts,
  1075. const common_timing_params_t *common_dimm,
  1076. const unsigned int unq_mrs_en)
  1077. {
  1078. int i;
  1079. unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */
  1080. unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */
  1081. unsigned int tccdl_min = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1082. esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
  1083. ddr->ddr_sdram_mode_10 = (0
  1084. | ((esdmode6 & 0xffff) << 16)
  1085. | ((esdmode7 & 0xffff) << 0)
  1086. );
  1087. debug("FSLDDR: ddr_sdram_mode_10) = 0x%08x\n", ddr->ddr_sdram_mode_10);
  1088. if (unq_mrs_en) { /* unique mode registers are supported */
  1089. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1090. switch (i) {
  1091. case 1:
  1092. ddr->ddr_sdram_mode_12 = (0
  1093. | ((esdmode6 & 0xFFFF) << 16)
  1094. | ((esdmode7 & 0xFFFF) << 0)
  1095. );
  1096. break;
  1097. case 2:
  1098. ddr->ddr_sdram_mode_14 = (0
  1099. | ((esdmode6 & 0xFFFF) << 16)
  1100. | ((esdmode7 & 0xFFFF) << 0)
  1101. );
  1102. break;
  1103. case 3:
  1104. ddr->ddr_sdram_mode_16 = (0
  1105. | ((esdmode6 & 0xFFFF) << 16)
  1106. | ((esdmode7 & 0xFFFF) << 0)
  1107. );
  1108. break;
  1109. }
  1110. }
  1111. debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
  1112. ddr->ddr_sdram_mode_12);
  1113. debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
  1114. ddr->ddr_sdram_mode_14);
  1115. debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
  1116. ddr->ddr_sdram_mode_16);
  1117. }
  1118. }
  1119. #endif
  1120. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  1121. static void set_ddr_sdram_interval(const unsigned int ctrl_num,
  1122. fsl_ddr_cfg_regs_t *ddr,
  1123. const memctl_options_t *popts,
  1124. const common_timing_params_t *common_dimm)
  1125. {
  1126. unsigned int refint; /* Refresh interval */
  1127. unsigned int bstopre; /* Precharge interval */
  1128. refint = picos_to_mclk(ctrl_num, common_dimm->refresh_rate_ps);
  1129. bstopre = popts->bstopre;
  1130. /* refint field used 0x3FFF in earlier controllers */
  1131. ddr->ddr_sdram_interval = (0
  1132. | ((refint & 0xFFFF) << 16)
  1133. | ((bstopre & 0x3FFF) << 0)
  1134. );
  1135. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  1136. }
  1137. #ifdef CONFIG_SYS_FSL_DDR4
  1138. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1139. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1140. fsl_ddr_cfg_regs_t *ddr,
  1141. const memctl_options_t *popts,
  1142. const common_timing_params_t *common_dimm,
  1143. unsigned int cas_latency,
  1144. unsigned int additive_latency,
  1145. const unsigned int unq_mrs_en)
  1146. {
  1147. int i;
  1148. unsigned short esdmode; /* Extended SDRAM mode */
  1149. unsigned short sdmode; /* SDRAM mode */
  1150. /* Mode Register - MR1 */
  1151. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1152. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1153. unsigned int rtt;
  1154. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1155. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1156. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1157. unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal),
  1158. 0=Disable (Test/Debug) */
  1159. /* Mode Register - MR0 */
  1160. unsigned int wr = 0; /* Write Recovery */
  1161. unsigned int dll_rst; /* DLL Reset */
  1162. unsigned int mode; /* Normal=0 or Test=1 */
  1163. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1164. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1165. unsigned int bt;
  1166. unsigned int bl; /* BL: Burst Length */
  1167. unsigned int wr_mclk;
  1168. /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
  1169. static const u8 wr_table[] = {
  1170. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
  1171. /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
  1172. static const u8 cas_latency_table[] = {
  1173. 0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
  1174. 9, 9, 10, 10, 11, 11};
  1175. if (popts->rtt_override)
  1176. rtt = popts->rtt_override_value;
  1177. else
  1178. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1179. if (additive_latency == (cas_latency - 1))
  1180. al = 1;
  1181. if (additive_latency == (cas_latency - 2))
  1182. al = 2;
  1183. if (popts->quad_rank_present)
  1184. dic = 1; /* output driver impedance 240/7 ohm */
  1185. /*
  1186. * The esdmode value will also be used for writing
  1187. * MR1 during write leveling for DDR3, although the
  1188. * bits specifically related to the write leveling
  1189. * scheme will be handled automatically by the DDR
  1190. * controller. so we set the wrlvl_en = 0 here.
  1191. */
  1192. esdmode = (0
  1193. | ((qoff & 0x1) << 12)
  1194. | ((tdqs_en & 0x1) << 11)
  1195. | ((rtt & 0x7) << 8)
  1196. | ((wrlvl_en & 0x1) << 7)
  1197. | ((al & 0x3) << 3)
  1198. | ((dic & 0x3) << 1) /* DIC field is split */
  1199. | ((dll_en & 0x1) << 0)
  1200. );
  1201. /*
  1202. * DLL control for precharge PD
  1203. * 0=slow exit DLL off (tXPDLL)
  1204. * 1=fast exit DLL on (tXP)
  1205. */
  1206. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1207. if (wr_mclk <= 24) {
  1208. wr = wr_table[wr_mclk - 10];
  1209. } else {
  1210. printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
  1211. wr_mclk);
  1212. }
  1213. dll_rst = 0; /* dll no reset */
  1214. mode = 0; /* normal mode */
  1215. /* look up table to get the cas latency bits */
  1216. if (cas_latency >= 9 && cas_latency <= 24)
  1217. caslat = cas_latency_table[cas_latency - 9];
  1218. else
  1219. printf("Error: unsupported cas latency for mode register\n");
  1220. bt = 0; /* Nibble sequential */
  1221. switch (popts->burst_length) {
  1222. case DDR_BL8:
  1223. bl = 0;
  1224. break;
  1225. case DDR_OTF:
  1226. bl = 1;
  1227. break;
  1228. case DDR_BC4:
  1229. bl = 2;
  1230. break;
  1231. default:
  1232. printf("Error: invalid burst length of %u specified. ",
  1233. popts->burst_length);
  1234. puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
  1235. bl = 1;
  1236. break;
  1237. }
  1238. sdmode = (0
  1239. | ((wr & 0x7) << 9)
  1240. | ((dll_rst & 0x1) << 8)
  1241. | ((mode & 0x1) << 7)
  1242. | (((caslat >> 1) & 0x7) << 4)
  1243. | ((bt & 0x1) << 3)
  1244. | ((caslat & 1) << 2)
  1245. | ((bl & 0x3) << 0)
  1246. );
  1247. ddr->ddr_sdram_mode = (0
  1248. | ((esdmode & 0xFFFF) << 16)
  1249. | ((sdmode & 0xFFFF) << 0)
  1250. );
  1251. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1252. if (unq_mrs_en) { /* unique mode registers are supported */
  1253. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1254. if (popts->rtt_override)
  1255. rtt = popts->rtt_override_value;
  1256. else
  1257. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1258. esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */
  1259. esdmode |= (rtt & 0x7) << 8;
  1260. switch (i) {
  1261. case 1:
  1262. ddr->ddr_sdram_mode_3 = (0
  1263. | ((esdmode & 0xFFFF) << 16)
  1264. | ((sdmode & 0xFFFF) << 0)
  1265. );
  1266. break;
  1267. case 2:
  1268. ddr->ddr_sdram_mode_5 = (0
  1269. | ((esdmode & 0xFFFF) << 16)
  1270. | ((sdmode & 0xFFFF) << 0)
  1271. );
  1272. break;
  1273. case 3:
  1274. ddr->ddr_sdram_mode_7 = (0
  1275. | ((esdmode & 0xFFFF) << 16)
  1276. | ((sdmode & 0xFFFF) << 0)
  1277. );
  1278. break;
  1279. }
  1280. }
  1281. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1282. ddr->ddr_sdram_mode_3);
  1283. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1284. ddr->ddr_sdram_mode_5);
  1285. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1286. ddr->ddr_sdram_mode_5);
  1287. }
  1288. }
  1289. #elif defined(CONFIG_SYS_FSL_DDR3)
  1290. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1291. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1292. fsl_ddr_cfg_regs_t *ddr,
  1293. const memctl_options_t *popts,
  1294. const common_timing_params_t *common_dimm,
  1295. unsigned int cas_latency,
  1296. unsigned int additive_latency,
  1297. const unsigned int unq_mrs_en)
  1298. {
  1299. int i;
  1300. unsigned short esdmode; /* Extended SDRAM mode */
  1301. unsigned short sdmode; /* SDRAM mode */
  1302. /* Mode Register - MR1 */
  1303. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1304. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1305. unsigned int rtt;
  1306. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1307. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1308. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1309. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1310. 1=Disable (Test/Debug) */
  1311. /* Mode Register - MR0 */
  1312. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  1313. unsigned int wr = 0; /* Write Recovery */
  1314. unsigned int dll_rst; /* DLL Reset */
  1315. unsigned int mode; /* Normal=0 or Test=1 */
  1316. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1317. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1318. unsigned int bt;
  1319. unsigned int bl; /* BL: Burst Length */
  1320. unsigned int wr_mclk;
  1321. /*
  1322. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  1323. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  1324. * for this table
  1325. */
  1326. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  1327. if (popts->rtt_override)
  1328. rtt = popts->rtt_override_value;
  1329. else
  1330. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1331. if (additive_latency == (cas_latency - 1))
  1332. al = 1;
  1333. if (additive_latency == (cas_latency - 2))
  1334. al = 2;
  1335. if (popts->quad_rank_present)
  1336. dic = 1; /* output driver impedance 240/7 ohm */
  1337. /*
  1338. * The esdmode value will also be used for writing
  1339. * MR1 during write leveling for DDR3, although the
  1340. * bits specifically related to the write leveling
  1341. * scheme will be handled automatically by the DDR
  1342. * controller. so we set the wrlvl_en = 0 here.
  1343. */
  1344. esdmode = (0
  1345. | ((qoff & 0x1) << 12)
  1346. | ((tdqs_en & 0x1) << 11)
  1347. | ((rtt & 0x4) << 7) /* rtt field is split */
  1348. | ((wrlvl_en & 0x1) << 7)
  1349. | ((rtt & 0x2) << 5) /* rtt field is split */
  1350. | ((dic & 0x2) << 4) /* DIC field is split */
  1351. | ((al & 0x3) << 3)
  1352. | ((rtt & 0x1) << 2) /* rtt field is split */
  1353. | ((dic & 0x1) << 1) /* DIC field is split */
  1354. | ((dll_en & 0x1) << 0)
  1355. );
  1356. /*
  1357. * DLL control for precharge PD
  1358. * 0=slow exit DLL off (tXPDLL)
  1359. * 1=fast exit DLL on (tXP)
  1360. */
  1361. dll_on = 1;
  1362. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1363. if (wr_mclk <= 16) {
  1364. wr = wr_table[wr_mclk - 5];
  1365. } else {
  1366. printf("Error: unsupported write recovery for mode register "
  1367. "wr_mclk = %d\n", wr_mclk);
  1368. }
  1369. dll_rst = 0; /* dll no reset */
  1370. mode = 0; /* normal mode */
  1371. /* look up table to get the cas latency bits */
  1372. if (cas_latency >= 5 && cas_latency <= 16) {
  1373. unsigned char cas_latency_table[] = {
  1374. 0x2, /* 5 clocks */
  1375. 0x4, /* 6 clocks */
  1376. 0x6, /* 7 clocks */
  1377. 0x8, /* 8 clocks */
  1378. 0xa, /* 9 clocks */
  1379. 0xc, /* 10 clocks */
  1380. 0xe, /* 11 clocks */
  1381. 0x1, /* 12 clocks */
  1382. 0x3, /* 13 clocks */
  1383. 0x5, /* 14 clocks */
  1384. 0x7, /* 15 clocks */
  1385. 0x9, /* 16 clocks */
  1386. };
  1387. caslat = cas_latency_table[cas_latency - 5];
  1388. } else {
  1389. printf("Error: unsupported cas latency for mode register\n");
  1390. }
  1391. bt = 0; /* Nibble sequential */
  1392. switch (popts->burst_length) {
  1393. case DDR_BL8:
  1394. bl = 0;
  1395. break;
  1396. case DDR_OTF:
  1397. bl = 1;
  1398. break;
  1399. case DDR_BC4:
  1400. bl = 2;
  1401. break;
  1402. default:
  1403. printf("Error: invalid burst length of %u specified. "
  1404. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  1405. popts->burst_length);
  1406. bl = 1;
  1407. break;
  1408. }
  1409. sdmode = (0
  1410. | ((dll_on & 0x1) << 12)
  1411. | ((wr & 0x7) << 9)
  1412. | ((dll_rst & 0x1) << 8)
  1413. | ((mode & 0x1) << 7)
  1414. | (((caslat >> 1) & 0x7) << 4)
  1415. | ((bt & 0x1) << 3)
  1416. | ((caslat & 1) << 2)
  1417. | ((bl & 0x3) << 0)
  1418. );
  1419. ddr->ddr_sdram_mode = (0
  1420. | ((esdmode & 0xFFFF) << 16)
  1421. | ((sdmode & 0xFFFF) << 0)
  1422. );
  1423. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1424. if (unq_mrs_en) { /* unique mode registers are supported */
  1425. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1426. if (popts->rtt_override)
  1427. rtt = popts->rtt_override_value;
  1428. else
  1429. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1430. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  1431. esdmode |= (0
  1432. | ((rtt & 0x4) << 7) /* rtt field is split */
  1433. | ((rtt & 0x2) << 5) /* rtt field is split */
  1434. | ((rtt & 0x1) << 2) /* rtt field is split */
  1435. );
  1436. switch (i) {
  1437. case 1:
  1438. ddr->ddr_sdram_mode_3 = (0
  1439. | ((esdmode & 0xFFFF) << 16)
  1440. | ((sdmode & 0xFFFF) << 0)
  1441. );
  1442. break;
  1443. case 2:
  1444. ddr->ddr_sdram_mode_5 = (0
  1445. | ((esdmode & 0xFFFF) << 16)
  1446. | ((sdmode & 0xFFFF) << 0)
  1447. );
  1448. break;
  1449. case 3:
  1450. ddr->ddr_sdram_mode_7 = (0
  1451. | ((esdmode & 0xFFFF) << 16)
  1452. | ((sdmode & 0xFFFF) << 0)
  1453. );
  1454. break;
  1455. }
  1456. }
  1457. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1458. ddr->ddr_sdram_mode_3);
  1459. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1460. ddr->ddr_sdram_mode_5);
  1461. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1462. ddr->ddr_sdram_mode_5);
  1463. }
  1464. }
  1465. #else /* !CONFIG_SYS_FSL_DDR3 */
  1466. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1467. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1468. fsl_ddr_cfg_regs_t *ddr,
  1469. const memctl_options_t *popts,
  1470. const common_timing_params_t *common_dimm,
  1471. unsigned int cas_latency,
  1472. unsigned int additive_latency,
  1473. const unsigned int unq_mrs_en)
  1474. {
  1475. unsigned short esdmode; /* Extended SDRAM mode */
  1476. unsigned short sdmode; /* SDRAM mode */
  1477. /*
  1478. * FIXME: This ought to be pre-calculated in a
  1479. * technology-specific routine,
  1480. * e.g. compute_DDR2_mode_register(), and then the
  1481. * sdmode and esdmode passed in as part of common_dimm.
  1482. */
  1483. /* Extended Mode Register */
  1484. unsigned int mrs = 0; /* Mode Register Set */
  1485. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  1486. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  1487. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  1488. unsigned int ocd = 0; /* 0x0=OCD not supported,
  1489. 0x7=OCD default state */
  1490. unsigned int rtt;
  1491. unsigned int al; /* Posted CAS# additive latency (AL) */
  1492. unsigned int ods = 0; /* Output Drive Strength:
  1493. 0 = Full strength (18ohm)
  1494. 1 = Reduced strength (4ohm) */
  1495. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1496. 1=Disable (Test/Debug) */
  1497. /* Mode Register (MR) */
  1498. unsigned int mr; /* Mode Register Definition */
  1499. unsigned int pd; /* Power-Down Mode */
  1500. unsigned int wr; /* Write Recovery */
  1501. unsigned int dll_res; /* DLL Reset */
  1502. unsigned int mode; /* Normal=0 or Test=1 */
  1503. unsigned int caslat = 0;/* CAS# latency */
  1504. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1505. unsigned int bt;
  1506. unsigned int bl; /* BL: Burst Length */
  1507. dqs_en = !popts->dqs_config;
  1508. rtt = fsl_ddr_get_rtt();
  1509. al = additive_latency;
  1510. esdmode = (0
  1511. | ((mrs & 0x3) << 14)
  1512. | ((outputs & 0x1) << 12)
  1513. | ((rdqs_en & 0x1) << 11)
  1514. | ((dqs_en & 0x1) << 10)
  1515. | ((ocd & 0x7) << 7)
  1516. | ((rtt & 0x2) << 5) /* rtt field is split */
  1517. | ((al & 0x7) << 3)
  1518. | ((rtt & 0x1) << 2) /* rtt field is split */
  1519. | ((ods & 0x1) << 1)
  1520. | ((dll_en & 0x1) << 0)
  1521. );
  1522. mr = 0; /* FIXME: CHECKME */
  1523. /*
  1524. * 0 = Fast Exit (Normal)
  1525. * 1 = Slow Exit (Low Power)
  1526. */
  1527. pd = 0;
  1528. #if defined(CONFIG_SYS_FSL_DDR1)
  1529. wr = 0; /* Historical */
  1530. #elif defined(CONFIG_SYS_FSL_DDR2)
  1531. wr = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1532. #endif
  1533. dll_res = 0;
  1534. mode = 0;
  1535. #if defined(CONFIG_SYS_FSL_DDR1)
  1536. if (1 <= cas_latency && cas_latency <= 4) {
  1537. unsigned char mode_caslat_table[4] = {
  1538. 0x5, /* 1.5 clocks */
  1539. 0x2, /* 2.0 clocks */
  1540. 0x6, /* 2.5 clocks */
  1541. 0x3 /* 3.0 clocks */
  1542. };
  1543. caslat = mode_caslat_table[cas_latency - 1];
  1544. } else {
  1545. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1546. }
  1547. #elif defined(CONFIG_SYS_FSL_DDR2)
  1548. caslat = cas_latency;
  1549. #endif
  1550. bt = 0;
  1551. switch (popts->burst_length) {
  1552. case DDR_BL4:
  1553. bl = 2;
  1554. break;
  1555. case DDR_BL8:
  1556. bl = 3;
  1557. break;
  1558. default:
  1559. printf("Error: invalid burst length of %u specified. "
  1560. " Defaulting to 4 beats.\n",
  1561. popts->burst_length);
  1562. bl = 2;
  1563. break;
  1564. }
  1565. sdmode = (0
  1566. | ((mr & 0x3) << 14)
  1567. | ((pd & 0x1) << 12)
  1568. | ((wr & 0x7) << 9)
  1569. | ((dll_res & 0x1) << 8)
  1570. | ((mode & 0x1) << 7)
  1571. | ((caslat & 0x7) << 4)
  1572. | ((bt & 0x1) << 3)
  1573. | ((bl & 0x7) << 0)
  1574. );
  1575. ddr->ddr_sdram_mode = (0
  1576. | ((esdmode & 0xFFFF) << 16)
  1577. | ((sdmode & 0xFFFF) << 0)
  1578. );
  1579. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1580. }
  1581. #endif
  1582. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1583. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1584. {
  1585. unsigned int init_value; /* Initialization value */
  1586. #ifdef CONFIG_MEM_INIT_VALUE
  1587. init_value = CONFIG_MEM_INIT_VALUE;
  1588. #else
  1589. init_value = 0xDEADBEEF;
  1590. #endif
  1591. ddr->ddr_data_init = init_value;
  1592. }
  1593. /*
  1594. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1595. * The old controller on the 8540/60 doesn't have this register.
  1596. * Hope it's OK to set it (to 0) anyway.
  1597. */
  1598. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1599. const memctl_options_t *popts)
  1600. {
  1601. unsigned int clk_adjust; /* Clock adjust */
  1602. clk_adjust = popts->clk_adjust;
  1603. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1604. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1605. }
  1606. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1607. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1608. {
  1609. unsigned int init_addr = 0; /* Initialization address */
  1610. ddr->ddr_init_addr = init_addr;
  1611. }
  1612. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1613. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1614. {
  1615. unsigned int uia = 0; /* Use initialization address */
  1616. unsigned int init_ext_addr = 0; /* Initialization address */
  1617. ddr->ddr_init_ext_addr = (0
  1618. | ((uia & 0x1) << 31)
  1619. | (init_ext_addr & 0xF)
  1620. );
  1621. }
  1622. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1623. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1624. const memctl_options_t *popts)
  1625. {
  1626. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1627. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1628. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1629. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1630. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1631. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1632. if (popts->burst_length == DDR_BL8) {
  1633. /* We set BL/2 for fixed BL8 */
  1634. rrt = 0; /* BL/2 clocks */
  1635. wwt = 0; /* BL/2 clocks */
  1636. } else {
  1637. /* We need to set BL/2 + 2 to BC4 and OTF */
  1638. rrt = 2; /* BL/2 + 2 clocks */
  1639. wwt = 2; /* BL/2 + 2 clocks */
  1640. }
  1641. #endif
  1642. #ifdef CONFIG_SYS_FSL_DDR4
  1643. dll_lock = 2; /* tDLLK = 1024 clocks */
  1644. #elif defined(CONFIG_SYS_FSL_DDR3)
  1645. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1646. #endif
  1647. ddr->timing_cfg_4 = (0
  1648. | ((rwt & 0xf) << 28)
  1649. | ((wrt & 0xf) << 24)
  1650. | ((rrt & 0xf) << 20)
  1651. | ((wwt & 0xf) << 16)
  1652. | (dll_lock & 0x3)
  1653. );
  1654. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1655. }
  1656. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1657. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1658. {
  1659. unsigned int rodt_on = 0; /* Read to ODT on */
  1660. unsigned int rodt_off = 0; /* Read to ODT off */
  1661. unsigned int wodt_on = 0; /* Write to ODT on */
  1662. unsigned int wodt_off = 0; /* Write to ODT off */
  1663. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1664. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1665. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1666. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1667. if (cas_latency >= wr_lat)
  1668. rodt_on = cas_latency - wr_lat + 1;
  1669. rodt_off = 4; /* 4 clocks */
  1670. wodt_on = 1; /* 1 clocks */
  1671. wodt_off = 4; /* 4 clocks */
  1672. #endif
  1673. ddr->timing_cfg_5 = (0
  1674. | ((rodt_on & 0x1f) << 24)
  1675. | ((rodt_off & 0x7) << 20)
  1676. | ((wodt_on & 0x1f) << 12)
  1677. | ((wodt_off & 0x7) << 8)
  1678. );
  1679. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1680. }
  1681. #ifdef CONFIG_SYS_FSL_DDR4
  1682. static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
  1683. {
  1684. unsigned int hs_caslat = 0;
  1685. unsigned int hs_wrlat = 0;
  1686. unsigned int hs_wrrec = 0;
  1687. unsigned int hs_clkadj = 0;
  1688. unsigned int hs_wrlvl_start = 0;
  1689. ddr->timing_cfg_6 = (0
  1690. | ((hs_caslat & 0x1f) << 24)
  1691. | ((hs_wrlat & 0x1f) << 19)
  1692. | ((hs_wrrec & 0x1f) << 12)
  1693. | ((hs_clkadj & 0x1f) << 6)
  1694. | ((hs_wrlvl_start & 0x1f) << 0)
  1695. );
  1696. debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
  1697. }
  1698. static void set_timing_cfg_7(const unsigned int ctrl_num,
  1699. fsl_ddr_cfg_regs_t *ddr,
  1700. const common_timing_params_t *common_dimm)
  1701. {
  1702. unsigned int txpr, tcksre, tcksrx;
  1703. unsigned int cke_rst, cksre, cksrx, par_lat, cs_to_cmd;
  1704. txpr = max(5U, picos_to_mclk(ctrl_num, common_dimm->trfc1_ps + 10000));
  1705. tcksre = max(5U, picos_to_mclk(ctrl_num, 10000));
  1706. tcksrx = max(5U, picos_to_mclk(ctrl_num, 10000));
  1707. par_lat = 0;
  1708. cs_to_cmd = 0;
  1709. if (txpr <= 200)
  1710. cke_rst = 0;
  1711. else if (txpr <= 256)
  1712. cke_rst = 1;
  1713. else if (txpr <= 512)
  1714. cke_rst = 2;
  1715. else
  1716. cke_rst = 3;
  1717. if (tcksre <= 19)
  1718. cksre = tcksre - 5;
  1719. else
  1720. cksre = 15;
  1721. if (tcksrx <= 19)
  1722. cksrx = tcksrx - 5;
  1723. else
  1724. cksrx = 15;
  1725. ddr->timing_cfg_7 = (0
  1726. | ((cke_rst & 0x3) << 28)
  1727. | ((cksre & 0xf) << 24)
  1728. | ((cksrx & 0xf) << 20)
  1729. | ((par_lat & 0xf) << 16)
  1730. | ((cs_to_cmd & 0xf) << 4)
  1731. );
  1732. debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
  1733. }
  1734. static void set_timing_cfg_8(const unsigned int ctrl_num,
  1735. fsl_ddr_cfg_regs_t *ddr,
  1736. const memctl_options_t *popts,
  1737. const common_timing_params_t *common_dimm,
  1738. unsigned int cas_latency)
  1739. {
  1740. unsigned int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
  1741. unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
  1742. unsigned int tccdl = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1743. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1744. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1745. rwt_bg = cas_latency + 2 + 4 - wr_lat;
  1746. if (rwt_bg < tccdl)
  1747. rwt_bg = tccdl - rwt_bg;
  1748. else
  1749. rwt_bg = 0;
  1750. wrt_bg = wr_lat + 4 + 1 - cas_latency;
  1751. if (wrt_bg < tccdl)
  1752. wrt_bg = tccdl - wrt_bg;
  1753. else
  1754. wrt_bg = 0;
  1755. if (popts->burst_length == DDR_BL8) {
  1756. rrt_bg = tccdl - 4;
  1757. wwt_bg = tccdl - 4;
  1758. } else {
  1759. rrt_bg = tccdl - 2;
  1760. wwt_bg = tccdl - 2;
  1761. }
  1762. acttoact_bg = picos_to_mclk(ctrl_num, common_dimm->trrdl_ps);
  1763. wrtord_bg = max(4U, picos_to_mclk(ctrl_num, 7500));
  1764. if (popts->otf_burst_chop_en)
  1765. wrtord_bg += 2;
  1766. pre_all_rec = 0;
  1767. ddr->timing_cfg_8 = (0
  1768. | ((rwt_bg & 0xf) << 28)
  1769. | ((wrt_bg & 0xf) << 24)
  1770. | ((rrt_bg & 0xf) << 20)
  1771. | ((wwt_bg & 0xf) << 16)
  1772. | ((acttoact_bg & 0xf) << 12)
  1773. | ((wrtord_bg & 0xf) << 8)
  1774. | ((pre_all_rec & 0x1f) << 0)
  1775. );
  1776. debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
  1777. }
  1778. static void set_timing_cfg_9(fsl_ddr_cfg_regs_t *ddr)
  1779. {
  1780. ddr->timing_cfg_9 = 0;
  1781. debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
  1782. }
  1783. /* This function needs to be called after set_ddr_sdram_cfg() is called */
  1784. static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
  1785. const dimm_params_t *dimm_params)
  1786. {
  1787. unsigned int acc_ecc_en = (ddr->ddr_sdram_cfg >> 2) & 0x1;
  1788. ddr->dq_map_0 = ((dimm_params->dq_mapping[0] & 0x3F) << 26) |
  1789. ((dimm_params->dq_mapping[1] & 0x3F) << 20) |
  1790. ((dimm_params->dq_mapping[2] & 0x3F) << 14) |
  1791. ((dimm_params->dq_mapping[3] & 0x3F) << 8) |
  1792. ((dimm_params->dq_mapping[4] & 0x3F) << 2);
  1793. ddr->dq_map_1 = ((dimm_params->dq_mapping[5] & 0x3F) << 26) |
  1794. ((dimm_params->dq_mapping[6] & 0x3F) << 20) |
  1795. ((dimm_params->dq_mapping[7] & 0x3F) << 14) |
  1796. ((dimm_params->dq_mapping[10] & 0x3F) << 8) |
  1797. ((dimm_params->dq_mapping[11] & 0x3F) << 2);
  1798. ddr->dq_map_2 = ((dimm_params->dq_mapping[12] & 0x3F) << 26) |
  1799. ((dimm_params->dq_mapping[13] & 0x3F) << 20) |
  1800. ((dimm_params->dq_mapping[14] & 0x3F) << 14) |
  1801. ((dimm_params->dq_mapping[15] & 0x3F) << 8) |
  1802. ((dimm_params->dq_mapping[16] & 0x3F) << 2);
  1803. /* dq_map for ECC[4:7] is set to 0 if accumulated ECC is enabled */
  1804. ddr->dq_map_3 = ((dimm_params->dq_mapping[17] & 0x3F) << 26) |
  1805. ((dimm_params->dq_mapping[8] & 0x3F) << 20) |
  1806. (acc_ecc_en ? 0 :
  1807. (dimm_params->dq_mapping[9] & 0x3F) << 14) |
  1808. dimm_params->dq_mapping_ors;
  1809. debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
  1810. debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
  1811. debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
  1812. debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
  1813. }
  1814. static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  1815. const memctl_options_t *popts)
  1816. {
  1817. int rd_pre;
  1818. rd_pre = popts->quad_rank_present ? 1 : 0;
  1819. ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
  1820. debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
  1821. }
  1822. #endif /* CONFIG_SYS_FSL_DDR4 */
  1823. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1824. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1825. {
  1826. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1827. /* Normal Operation Full Calibration Time (tZQoper) */
  1828. unsigned int zqoper = 0;
  1829. /* Normal Operation Short Calibration Time (tZQCS) */
  1830. unsigned int zqcs = 0;
  1831. #ifdef CONFIG_SYS_FSL_DDR4
  1832. unsigned int zqcs_init;
  1833. #endif
  1834. if (zq_en) {
  1835. #ifdef CONFIG_SYS_FSL_DDR4
  1836. zqinit = 10; /* 1024 clocks */
  1837. zqoper = 9; /* 512 clocks */
  1838. zqcs = 7; /* 128 clocks */
  1839. zqcs_init = 5; /* 1024 refresh sequences */
  1840. #else
  1841. zqinit = 9; /* 512 clocks */
  1842. zqoper = 8; /* 256 clocks */
  1843. zqcs = 6; /* 64 clocks */
  1844. #endif
  1845. }
  1846. ddr->ddr_zq_cntl = (0
  1847. | ((zq_en & 0x1) << 31)
  1848. | ((zqinit & 0xF) << 24)
  1849. | ((zqoper & 0xF) << 16)
  1850. | ((zqcs & 0xF) << 8)
  1851. #ifdef CONFIG_SYS_FSL_DDR4
  1852. | ((zqcs_init & 0xF) << 0)
  1853. #endif
  1854. );
  1855. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1856. }
  1857. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1858. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1859. const memctl_options_t *popts)
  1860. {
  1861. /*
  1862. * First DQS pulse rising edge after margining mode
  1863. * is programmed (tWL_MRD)
  1864. */
  1865. unsigned int wrlvl_mrd = 0;
  1866. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1867. unsigned int wrlvl_odten = 0;
  1868. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1869. unsigned int wrlvl_dqsen = 0;
  1870. /* WRLVL_SMPL: Write leveling sample time */
  1871. unsigned int wrlvl_smpl = 0;
  1872. /* WRLVL_WLR: Write leveling repeition time */
  1873. unsigned int wrlvl_wlr = 0;
  1874. /* WRLVL_START: Write leveling start time */
  1875. unsigned int wrlvl_start = 0;
  1876. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1877. if (wrlvl_en) {
  1878. /* tWL_MRD min = 40 nCK, we set it 64 */
  1879. wrlvl_mrd = 0x6;
  1880. /* tWL_ODTEN 128 */
  1881. wrlvl_odten = 0x7;
  1882. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1883. wrlvl_dqsen = 0x5;
  1884. /*
  1885. * Write leveling sample time at least need 6 clocks
  1886. * higher than tWLO to allow enough time for progagation
  1887. * delay and sampling the prime data bits.
  1888. */
  1889. wrlvl_smpl = 0xf;
  1890. /*
  1891. * Write leveling repetition time
  1892. * at least tWLO + 6 clocks clocks
  1893. * we set it 64
  1894. */
  1895. wrlvl_wlr = 0x6;
  1896. /*
  1897. * Write leveling start time
  1898. * The value use for the DQS_ADJUST for the first sample
  1899. * when write leveling is enabled. It probably needs to be
  1900. * overriden per platform.
  1901. */
  1902. wrlvl_start = 0x8;
  1903. /*
  1904. * Override the write leveling sample and start time
  1905. * according to specific board
  1906. */
  1907. if (popts->wrlvl_override) {
  1908. wrlvl_smpl = popts->wrlvl_sample;
  1909. wrlvl_start = popts->wrlvl_start;
  1910. }
  1911. }
  1912. ddr->ddr_wrlvl_cntl = (0
  1913. | ((wrlvl_en & 0x1) << 31)
  1914. | ((wrlvl_mrd & 0x7) << 24)
  1915. | ((wrlvl_odten & 0x7) << 20)
  1916. | ((wrlvl_dqsen & 0x7) << 16)
  1917. | ((wrlvl_smpl & 0xf) << 12)
  1918. | ((wrlvl_wlr & 0x7) << 8)
  1919. | ((wrlvl_start & 0x1F) << 0)
  1920. );
  1921. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1922. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  1923. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  1924. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  1925. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  1926. }
  1927. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1928. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1929. {
  1930. /* Self Refresh Idle Threshold */
  1931. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1932. }
  1933. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1934. {
  1935. if (popts->addr_hash) {
  1936. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1937. puts("Address hashing enabled.\n");
  1938. }
  1939. }
  1940. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1941. {
  1942. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1943. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1944. }
  1945. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1946. {
  1947. ddr->ddr_cdr2 = popts->ddr_cdr2;
  1948. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  1949. }
  1950. unsigned int
  1951. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1952. {
  1953. unsigned int res = 0;
  1954. /*
  1955. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1956. * not set at the same time.
  1957. */
  1958. if (ddr->ddr_sdram_cfg & 0x10000000
  1959. && ddr->ddr_sdram_cfg & 0x00008000) {
  1960. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1961. " should not be set at the same time.\n");
  1962. res++;
  1963. }
  1964. return res;
  1965. }
  1966. unsigned int
  1967. compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
  1968. const memctl_options_t *popts,
  1969. fsl_ddr_cfg_regs_t *ddr,
  1970. const common_timing_params_t *common_dimm,
  1971. const dimm_params_t *dimm_params,
  1972. unsigned int dbw_cap_adj,
  1973. unsigned int size_only)
  1974. {
  1975. unsigned int i;
  1976. unsigned int cas_latency;
  1977. unsigned int additive_latency;
  1978. unsigned int sr_it;
  1979. unsigned int zq_en;
  1980. unsigned int wrlvl_en;
  1981. unsigned int ip_rev = 0;
  1982. unsigned int unq_mrs_en = 0;
  1983. int cs_en = 1;
  1984. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1985. if (common_dimm == NULL) {
  1986. printf("Error: subset DIMM params struct null pointer\n");
  1987. return 1;
  1988. }
  1989. /*
  1990. * Process overrides first.
  1991. *
  1992. * FIXME: somehow add dereated caslat to this
  1993. */
  1994. cas_latency = (popts->cas_latency_override)
  1995. ? popts->cas_latency_override_value
  1996. : common_dimm->lowest_common_spd_caslat;
  1997. additive_latency = (popts->additive_latency_override)
  1998. ? popts->additive_latency_override_value
  1999. : common_dimm->additive_latency;
  2000. sr_it = (popts->auto_self_refresh_en)
  2001. ? popts->sr_it
  2002. : 0;
  2003. /* ZQ calibration */
  2004. zq_en = (popts->zq_en) ? 1 : 0;
  2005. /* write leveling */
  2006. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  2007. /* Chip Select Memory Bounds (CSn_BNDS) */
  2008. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  2009. unsigned long long ea, sa;
  2010. unsigned int cs_per_dimm
  2011. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  2012. unsigned int dimm_number
  2013. = i / cs_per_dimm;
  2014. unsigned long long rank_density
  2015. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  2016. if (dimm_params[dimm_number].n_ranks == 0) {
  2017. debug("Skipping setup of CS%u "
  2018. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  2019. continue;
  2020. }
  2021. if (popts->memctl_interleaving) {
  2022. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2023. case FSL_DDR_CS0_CS1_CS2_CS3:
  2024. break;
  2025. case FSL_DDR_CS0_CS1:
  2026. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2027. if (i > 1)
  2028. cs_en = 0;
  2029. break;
  2030. case FSL_DDR_CS2_CS3:
  2031. default:
  2032. if (i > 0)
  2033. cs_en = 0;
  2034. break;
  2035. }
  2036. sa = common_dimm->base_address;
  2037. ea = sa + common_dimm->total_mem - 1;
  2038. } else if (!popts->memctl_interleaving) {
  2039. /*
  2040. * If memory interleaving between controllers is NOT
  2041. * enabled, the starting address for each memory
  2042. * controller is distinct. However, because rank
  2043. * interleaving is enabled, the starting and ending
  2044. * addresses of the total memory on that memory
  2045. * controller needs to be programmed into its
  2046. * respective CS0_BNDS.
  2047. */
  2048. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2049. case FSL_DDR_CS0_CS1_CS2_CS3:
  2050. sa = common_dimm->base_address;
  2051. ea = sa + common_dimm->total_mem - 1;
  2052. break;
  2053. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2054. if ((i >= 2) && (dimm_number == 0)) {
  2055. sa = dimm_params[dimm_number].base_address +
  2056. 2 * rank_density;
  2057. ea = sa + 2 * rank_density - 1;
  2058. } else {
  2059. sa = dimm_params[dimm_number].base_address;
  2060. ea = sa + 2 * rank_density - 1;
  2061. }
  2062. break;
  2063. case FSL_DDR_CS0_CS1:
  2064. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2065. sa = dimm_params[dimm_number].base_address;
  2066. ea = sa + rank_density - 1;
  2067. if (i != 1)
  2068. sa += (i % cs_per_dimm) * rank_density;
  2069. ea += (i % cs_per_dimm) * rank_density;
  2070. } else {
  2071. sa = 0;
  2072. ea = 0;
  2073. }
  2074. if (i == 0)
  2075. ea += rank_density;
  2076. break;
  2077. case FSL_DDR_CS2_CS3:
  2078. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2079. sa = dimm_params[dimm_number].base_address;
  2080. ea = sa + rank_density - 1;
  2081. if (i != 3)
  2082. sa += (i % cs_per_dimm) * rank_density;
  2083. ea += (i % cs_per_dimm) * rank_density;
  2084. } else {
  2085. sa = 0;
  2086. ea = 0;
  2087. }
  2088. if (i == 2)
  2089. ea += (rank_density >> dbw_cap_adj);
  2090. break;
  2091. default: /* No bank(chip-select) interleaving */
  2092. sa = dimm_params[dimm_number].base_address;
  2093. ea = sa + rank_density - 1;
  2094. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2095. sa += (i % cs_per_dimm) * rank_density;
  2096. ea += (i % cs_per_dimm) * rank_density;
  2097. } else {
  2098. sa = 0;
  2099. ea = 0;
  2100. }
  2101. break;
  2102. }
  2103. }
  2104. sa >>= 24;
  2105. ea >>= 24;
  2106. if (cs_en) {
  2107. ddr->cs[i].bnds = (0
  2108. | ((sa & 0xffff) << 16) /* starting address */
  2109. | ((ea & 0xffff) << 0) /* ending address */
  2110. );
  2111. } else {
  2112. /* setting bnds to 0xffffffff for inactive CS */
  2113. ddr->cs[i].bnds = 0xffffffff;
  2114. }
  2115. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  2116. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  2117. set_csn_config_2(i, ddr);
  2118. }
  2119. /*
  2120. * In the case we only need to compute the ddr sdram size, we only need
  2121. * to set csn registers, so return from here.
  2122. */
  2123. if (size_only)
  2124. return 0;
  2125. set_ddr_eor(ddr, popts);
  2126. #if !defined(CONFIG_SYS_FSL_DDR1)
  2127. set_timing_cfg_0(ctrl_num, ddr, popts, dimm_params);
  2128. #endif
  2129. set_timing_cfg_3(ctrl_num, ddr, popts, common_dimm, cas_latency,
  2130. additive_latency);
  2131. set_timing_cfg_1(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2132. set_timing_cfg_2(ctrl_num, ddr, popts, common_dimm,
  2133. cas_latency, additive_latency);
  2134. set_ddr_cdr1(ddr, popts);
  2135. set_ddr_cdr2(ddr, popts);
  2136. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  2137. ip_rev = fsl_ddr_get_version();
  2138. if (ip_rev > 0x40400)
  2139. unq_mrs_en = 1;
  2140. if ((ip_rev > 0x40700) && (popts->cswl_override != 0))
  2141. ddr->debug[18] = popts->cswl_override;
  2142. set_ddr_sdram_cfg_2(ctrl_num, ddr, popts, unq_mrs_en);
  2143. set_ddr_sdram_mode(ctrl_num, ddr, popts, common_dimm,
  2144. cas_latency, additive_latency, unq_mrs_en);
  2145. set_ddr_sdram_mode_2(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2146. #ifdef CONFIG_SYS_FSL_DDR4
  2147. set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
  2148. set_ddr_sdram_mode_10(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2149. #endif
  2150. set_ddr_sdram_interval(ctrl_num, ddr, popts, common_dimm);
  2151. set_ddr_data_init(ddr);
  2152. set_ddr_sdram_clk_cntl(ddr, popts);
  2153. set_ddr_init_addr(ddr);
  2154. set_ddr_init_ext_addr(ddr);
  2155. set_timing_cfg_4(ddr, popts);
  2156. set_timing_cfg_5(ddr, cas_latency);
  2157. #ifdef CONFIG_SYS_FSL_DDR4
  2158. set_ddr_sdram_cfg_3(ddr, popts);
  2159. set_timing_cfg_6(ddr);
  2160. set_timing_cfg_7(ctrl_num, ddr, common_dimm);
  2161. set_timing_cfg_8(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2162. set_timing_cfg_9(ddr);
  2163. set_ddr_dq_mapping(ddr, dimm_params);
  2164. #endif
  2165. set_ddr_zq_cntl(ddr, zq_en);
  2166. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  2167. set_ddr_sr_cntr(ddr, sr_it);
  2168. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  2169. #ifdef CONFIG_SYS_FSL_DDR_EMU
  2170. /* disble DDR training for emulator */
  2171. ddr->debug[2] = 0x00000400;
  2172. ddr->debug[4] = 0xff800800;
  2173. ddr->debug[5] = 0x08000800;
  2174. ddr->debug[6] = 0x08000800;
  2175. ddr->debug[7] = 0x08000800;
  2176. ddr->debug[8] = 0x08000800;
  2177. #endif
  2178. #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
  2179. if ((ip_rev >= 0x40000) && (ip_rev < 0x40400))
  2180. ddr->debug[2] |= 0x00000200; /* set bit 22 */
  2181. #endif
  2182. return check_fsl_memctl_config_regs(ddr);
  2183. }