microblaze-generic.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161
  1. /*
  2. * (C) Copyright 2007 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. /* This is a board specific file. It's OK to include board specific
  9. * header files */
  10. #include <common.h>
  11. #include <config.h>
  12. #include <fdtdec.h>
  13. #include <netdev.h>
  14. #include <asm/processor.h>
  15. #include <asm/microblaze_intc.h>
  16. #include <asm/asm.h>
  17. #include <asm/gpio.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. #ifdef CONFIG_XILINX_GPIO
  20. static int reset_pin = -1;
  21. #endif
  22. #ifdef CONFIG_OF_CONTROL
  23. ulong ram_base;
  24. void dram_init_banksize(void)
  25. {
  26. gd->bd->bi_dram[0].start = ram_base;
  27. gd->bd->bi_dram[0].size = get_effective_memsize();
  28. }
  29. int dram_init(void)
  30. {
  31. int node;
  32. fdt_addr_t addr;
  33. fdt_size_t size;
  34. const void *blob = gd->fdt_blob;
  35. node = fdt_node_offset_by_prop_value(blob, -1, "device_type",
  36. "memory", 7);
  37. if (node == -FDT_ERR_NOTFOUND) {
  38. debug("DRAM: Can't get memory node\n");
  39. return 1;
  40. }
  41. addr = fdtdec_get_addr_size(blob, node, "reg", &size);
  42. if (addr == FDT_ADDR_T_NONE || size == 0) {
  43. debug("DRAM: Can't get base address or size\n");
  44. return 1;
  45. }
  46. ram_base = addr;
  47. gd->ram_top = addr; /* In setup_dest_addr() is done +ram_size */
  48. gd->ram_size = size;
  49. return 0;
  50. };
  51. #else
  52. int dram_init(void)
  53. {
  54. gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
  55. return 0;
  56. }
  57. #endif
  58. int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  59. {
  60. #ifdef CONFIG_XILINX_GPIO
  61. if (reset_pin != -1)
  62. gpio_direction_output(reset_pin, 1);
  63. #endif
  64. #ifdef CONFIG_XILINX_TB_WATCHDOG
  65. hw_watchdog_disable();
  66. #endif
  67. puts ("Reseting board\n");
  68. __asm__ __volatile__ (" mts rmsr, r0;" \
  69. "bra r0");
  70. return 0;
  71. }
  72. int gpio_init (void)
  73. {
  74. #ifdef CONFIG_XILINX_GPIO
  75. reset_pin = gpio_alloc(CONFIG_SYS_GPIO_0_ADDR, "reset", 1);
  76. if (reset_pin != -1)
  77. gpio_request(reset_pin, "reset_pin");
  78. #endif
  79. return 0;
  80. }
  81. void board_init(void)
  82. {
  83. gpio_init();
  84. }
  85. int board_eth_init(bd_t *bis)
  86. {
  87. int ret = 0;
  88. #ifdef CONFIG_XILINX_AXIEMAC
  89. ret |= xilinx_axiemac_initialize(bis, XILINX_AXIEMAC_BASEADDR,
  90. XILINX_AXIDMA_BASEADDR);
  91. #endif
  92. #ifdef CONFIG_XILINX_EMACLITE
  93. u32 txpp = 0;
  94. u32 rxpp = 0;
  95. # ifdef CONFIG_XILINX_EMACLITE_TX_PING_PONG
  96. txpp = 1;
  97. # endif
  98. # ifdef CONFIG_XILINX_EMACLITE_RX_PING_PONG
  99. rxpp = 1;
  100. # endif
  101. ret |= xilinx_emaclite_initialize(bis, XILINX_EMACLITE_BASEADDR,
  102. txpp, rxpp);
  103. #endif
  104. #ifdef CONFIG_XILINX_LL_TEMAC
  105. # ifdef XILINX_LLTEMAC_BASEADDR
  106. # ifdef XILINX_LLTEMAC_FIFO_BASEADDR
  107. ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR,
  108. XILINX_LL_TEMAC_M_FIFO, XILINX_LLTEMAC_FIFO_BASEADDR);
  109. # elif XILINX_LLTEMAC_SDMA_CTRL_BASEADDR
  110. # if XILINX_LLTEMAC_SDMA_USE_DCR == 1
  111. ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR,
  112. XILINX_LL_TEMAC_M_SDMA_DCR,
  113. XILINX_LLTEMAC_SDMA_CTRL_BASEADDR);
  114. # else
  115. ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR,
  116. XILINX_LL_TEMAC_M_SDMA_PLB,
  117. XILINX_LLTEMAC_SDMA_CTRL_BASEADDR);
  118. # endif
  119. # endif
  120. # endif
  121. # ifdef XILINX_LLTEMAC_BASEADDR1
  122. # ifdef XILINX_LLTEMAC_FIFO_BASEADDR1
  123. ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR1,
  124. XILINX_LL_TEMAC_M_FIFO, XILINX_LLTEMAC_FIFO_BASEADDR1);
  125. # elif XILINX_LLTEMAC_SDMA_CTRL_BASEADDR1
  126. # if XILINX_LLTEMAC_SDMA_USE_DCR == 1
  127. ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR1,
  128. XILINX_LL_TEMAC_M_SDMA_DCR,
  129. XILINX_LLTEMAC_SDMA_CTRL_BASEADDR1);
  130. # else
  131. ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR1,
  132. XILINX_LL_TEMAC_M_SDMA_PLB,
  133. XILINX_LLTEMAC_SDMA_CTRL_BASEADDR1);
  134. # endif
  135. # endif
  136. # endif
  137. #endif
  138. return ret;
  139. }