spl.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /* Copyright 2013 Freescale Semiconductor, Inc.
  2. *
  3. * SPDX-License-Identifier: GPL-2.0+
  4. */
  5. #include <common.h>
  6. #include <malloc.h>
  7. #include <ns16550.h>
  8. #include <nand.h>
  9. #include <i2c.h>
  10. #include <mmc.h>
  11. #include <fsl_esdhc.h>
  12. #include <spi_flash.h>
  13. #include "../common/sleep.h"
  14. DECLARE_GLOBAL_DATA_PTR;
  15. phys_size_t get_effective_memsize(void)
  16. {
  17. return CONFIG_SYS_L3_SIZE;
  18. }
  19. unsigned long get_board_sys_clk(void)
  20. {
  21. return CONFIG_SYS_CLK_FREQ;
  22. }
  23. unsigned long get_board_ddr_clk(void)
  24. {
  25. return CONFIG_DDR_CLK_FREQ;
  26. }
  27. #define FSL_CORENET_CCSR_PORSR1_RCW_MASK 0xFF800000
  28. void board_init_f(ulong bootflag)
  29. {
  30. u32 plat_ratio, sys_clk, uart_clk;
  31. #if defined(CONFIG_SPL_NAND_BOOT) && defined(CONFIG_A008044_WORKAROUND)
  32. u32 porsr1, pinctl;
  33. u32 svr = get_svr();
  34. #endif
  35. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  36. #if defined(CONFIG_SPL_NAND_BOOT) && defined(CONFIG_A008044_WORKAROUND)
  37. if (IS_SVR_REV(svr, 1, 0)) {
  38. /*
  39. * There is T1040 SoC issue where NOR, FPGA are inaccessible
  40. * during NAND boot because IFC signals > IFC_AD7 are not
  41. * enabled. This workaround changes RCW source to make all
  42. * signals enabled.
  43. */
  44. porsr1 = in_be32(&gur->porsr1);
  45. pinctl = ((porsr1 & ~(FSL_CORENET_CCSR_PORSR1_RCW_MASK))
  46. | 0x24800000);
  47. out_be32((unsigned int *)(CONFIG_SYS_DCSRBAR + 0x20000),
  48. pinctl);
  49. }
  50. #endif
  51. /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
  52. memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
  53. /* Update GD pointer */
  54. gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
  55. #ifdef CONFIG_DEEP_SLEEP
  56. /* disable the console if boot from deep sleep */
  57. if (is_warm_boot())
  58. fsl_dp_disable_console();
  59. #endif
  60. /* compiler optimization barrier needed for GCC >= 3.4 */
  61. __asm__ __volatile__("" : : : "memory");
  62. console_init_f();
  63. /* initialize selected port with appropriate baud rate */
  64. sys_clk = get_board_sys_clk();
  65. plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  66. uart_clk = sys_clk * plat_ratio / 2;
  67. NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
  68. uart_clk / 16 / CONFIG_BAUDRATE);
  69. relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
  70. }
  71. void board_init_r(gd_t *gd, ulong dest_addr)
  72. {
  73. bd_t *bd;
  74. bd = (bd_t *)(gd + sizeof(gd_t));
  75. memset(bd, 0, sizeof(bd_t));
  76. gd->bd = bd;
  77. bd->bi_memstart = CONFIG_SYS_INIT_L3_ADDR;
  78. bd->bi_memsize = CONFIG_SYS_L3_SIZE;
  79. probecpu();
  80. get_clocks();
  81. mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
  82. CONFIG_SPL_RELOC_MALLOC_SIZE);
  83. #ifdef CONFIG_SPL_MMC_BOOT
  84. mmc_initialize(bd);
  85. #endif
  86. /* relocate environment function pointers etc. */
  87. #ifdef CONFIG_SPL_NAND_BOOT
  88. nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  89. (uchar *)CONFIG_ENV_ADDR);
  90. #endif
  91. #ifdef CONFIG_SPL_MMC_BOOT
  92. mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  93. (uchar *)CONFIG_ENV_ADDR);
  94. #endif
  95. #ifdef CONFIG_SPL_SPI_BOOT
  96. spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  97. (uchar *)CONFIG_ENV_ADDR);
  98. #endif
  99. gd->env_addr = (ulong)(CONFIG_ENV_ADDR);
  100. gd->env_valid = 1;
  101. i2c_init_all();
  102. puts("\n\n");
  103. gd->ram_size = initdram(0);
  104. #ifdef CONFIG_SPL_MMC_BOOT
  105. mmc_boot();
  106. #elif defined(CONFIG_SPL_SPI_BOOT)
  107. spi_boot();
  108. #elif defined(CONFIG_SPL_NAND_BOOT)
  109. nand_boot();
  110. #endif
  111. }