ddr.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <hwconfig.h>
  9. #include <asm/mmu.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <fsl_ddr_dimm_params.h>
  12. #include <asm/fsl_law.h>
  13. #include <asm/mpc85xx_gpio.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. struct board_specific_parameters {
  16. u32 n_ranks;
  17. u32 datarate_mhz_high;
  18. u32 rank_gb;
  19. u32 clk_adjust;
  20. u32 wrlvl_start;
  21. u32 wrlvl_ctl_2;
  22. u32 wrlvl_ctl_3;
  23. };
  24. /*
  25. * datarate_mhz_high values need to be in ascending order
  26. */
  27. static const struct board_specific_parameters udimm0[] = {
  28. /*
  29. * memory controller 0
  30. * num| hi| rank| clk| wrlvl | wrlvl | wrlvl |
  31. * ranks| mhz| GB |adjst| start | ctl2 | ctl3 |
  32. */
  33. {2, 833, 0, 4, 6, 0x06060607, 0x08080807,},
  34. {2, 1350, 0, 4, 7, 0x0708080A, 0x0A0B0C09,},
  35. {2, 1666, 0, 4, 7, 0x0808090B, 0x0C0D0E0A,},
  36. {1, 833, 0, 4, 6, 0x06060607, 0x08080807,},
  37. {1, 1350, 0, 4, 7, 0x0708080A, 0x0A0B0C09,},
  38. {1, 1666, 0, 4, 7, 0x0808090B, 0x0C0D0E0A,},
  39. {}
  40. };
  41. static const struct board_specific_parameters *udimms[] = {
  42. udimm0,
  43. };
  44. void fsl_ddr_board_options(memctl_options_t *popts,
  45. dimm_params_t *pdimm,
  46. unsigned int ctrl_num)
  47. {
  48. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  49. ulong ddr_freq;
  50. struct cpu_type *cpu = gd->arch.cpu;
  51. if (ctrl_num > 1) {
  52. printf("Not supported controller number %d\n", ctrl_num);
  53. return;
  54. }
  55. if (!pdimm->n_ranks)
  56. return;
  57. pbsp = udimms[0];
  58. /* Get clk_adjust according to the board ddr freqency and n_banks
  59. * specified in board_specific_parameters table.
  60. */
  61. ddr_freq = get_ddr_freq(0) / 1000000;
  62. while (pbsp->datarate_mhz_high) {
  63. if (pbsp->n_ranks == pdimm->n_ranks &&
  64. (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
  65. if (ddr_freq <= pbsp->datarate_mhz_high) {
  66. popts->clk_adjust = pbsp->clk_adjust;
  67. popts->wrlvl_start = pbsp->wrlvl_start;
  68. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  69. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  70. goto found;
  71. }
  72. pbsp_highest = pbsp;
  73. }
  74. pbsp++;
  75. }
  76. if (pbsp_highest) {
  77. printf("Error: board specific timing not found\n");
  78. printf("for data rate %lu MT/s\n", ddr_freq);
  79. printf("Trying to use the highest speed (%u) parameters\n",
  80. pbsp_highest->datarate_mhz_high);
  81. popts->clk_adjust = pbsp_highest->clk_adjust;
  82. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  83. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  84. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  85. } else {
  86. panic("DIMM is not supported by this board");
  87. }
  88. found:
  89. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
  90. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
  91. debug("\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, ",
  92. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2);
  93. debug("wrlvl_ctrl_3 0x%x\n", pbsp->wrlvl_ctl_3);
  94. /*
  95. * Factors to consider for half-strength driver enable:
  96. * - number of DIMMs installed
  97. */
  98. popts->half_strength_driver_enable = 0;
  99. /*
  100. * Write leveling override
  101. */
  102. popts->wrlvl_override = 1;
  103. popts->wrlvl_sample = 0xf;
  104. /*
  105. * rtt and rtt_wr override
  106. */
  107. popts->rtt_override = 0;
  108. /* Enable ZQ calibration */
  109. popts->zq_en = 1;
  110. /* DHC_EN =1, ODT = 75 Ohm */
  111. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_OFF);
  112. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_OFF);
  113. /* T1023 supports max DDR bus 32bit width, T1024 supports DDR 64bit,
  114. * force DDR bus width to 32bit for T1023
  115. */
  116. if (cpu->soc_ver == SVR_T1023)
  117. popts->data_bus_width = DDR_DATA_BUS_WIDTH_32;
  118. #ifdef CONFIG_FORCE_DDR_DATA_BUS_WIDTH_32
  119. /* for DDR bus 32bit test on T1024 */
  120. popts->data_bus_width = DDR_DATA_BUS_WIDTH_32;
  121. #endif
  122. }
  123. #if defined(CONFIG_DEEP_SLEEP)
  124. void board_mem_sleep_setup(void)
  125. {
  126. void __iomem *cpld_base = (void *)CONFIG_SYS_CPLD_BASE;
  127. /* does not provide HW signals for power management */
  128. clrbits_8(cpld_base + 0x17, 0x40);
  129. /* Disable MCKE isolation */
  130. gpio_set_value(2, 0);
  131. udelay(1);
  132. }
  133. #endif
  134. phys_size_t initdram(int board_type)
  135. {
  136. phys_size_t dram_size;
  137. #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
  138. puts("Initializing....using SPD\n");
  139. dram_size = fsl_ddr_sdram();
  140. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  141. dram_size *= 0x100000;
  142. #else
  143. /* DDR has been initialised by first stage boot loader */
  144. dram_size = fsl_ddr_sdram_size();
  145. #endif
  146. #if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
  147. fsl_dp_resume();
  148. #endif
  149. return dram_size;
  150. }