ap_sh4a_4a.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * Copyright (C) 2012 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  3. * Copyright (C) 2012 Renesas Solutions Corp.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/processor.h>
  10. #include <netdev.h>
  11. #include <i2c.h>
  12. DECLARE_GLOBAL_DATA_PTR;
  13. #define MODEMR (0xFFCC0020)
  14. #define MODEMR_MASK (0x6)
  15. #define MODEMR_533MHZ (0x2)
  16. int checkboard(void)
  17. {
  18. u32 r = readl(MODEMR);
  19. if ((r & MODEMR_MASK) & MODEMR_533MHZ)
  20. puts("CPU Clock: 533MHz\n");
  21. else
  22. puts("CPU Clock: 400MHz\n");
  23. puts("BOARD: Alpha Project. AP-SH4A-4A\n");
  24. return 0;
  25. }
  26. #define MSTPSR1 (0xFFC80044)
  27. #define MSTPCR1 (0xFFC80034)
  28. #define MSTPSR1_GETHER (1 << 14)
  29. /* IPSR3 */
  30. #define ET0_ETXD0 (0x4 << 3)
  31. #define ET0_GTX_CLK_A (0x4 << 6)
  32. #define ET0_ETXD1_A (0x4 << 9)
  33. #define ET0_ETXD2_A (0x4 << 12)
  34. #define ET0_ETXD3_A (0x4 << 15)
  35. #define ET0_ETXD4 (0x3 << 18)
  36. #define ET0_ETXD5_A (0x5 << 21)
  37. #define ET0_ETXD6_A (0x5 << 24)
  38. #define ET0_ETXD7 (0x4 << 27)
  39. #define IPSR3_ETH_ENABLE \
  40. (ET0_ETXD0 | ET0_GTX_CLK_A | ET0_ETXD1_A | ET0_ETXD2_A | \
  41. ET0_ETXD3_A | ET0_ETXD4 | ET0_ETXD5_A | ET0_ETXD6_A | ET0_ETXD7)
  42. /* IPSR4 */
  43. #define ET0_ERXD7 (0x4)
  44. #define ET0_RX_DV (0x4 << 3)
  45. #define ET0_RX_ER (0x4 << 6)
  46. #define ET0_CRS (0x4 << 9)
  47. #define ET0_COL (0x4 << 12)
  48. #define ET0_MDC (0x4 << 15)
  49. #define ET0_MDIO_A (0x3 << 18)
  50. #define ET0_LINK_A (0x3 << 20)
  51. #define ET0_PHY_INT_A (0x3 << 24)
  52. #define IPSR4_ETH_ENABLE \
  53. (ET0_ERXD7 | ET0_RX_DV | ET0_RX_ER | ET0_CRS | ET0_COL | \
  54. ET0_MDC | ET0_MDIO_A | ET0_LINK_A | ET0_PHY_INT_A)
  55. /* IPSR8 */
  56. #define ET0_ERXD0 (0x4 << 20)
  57. #define ET0_ERXD1 (0x4 << 23)
  58. #define ET0_ERXD2_A (0x3 << 26)
  59. #define ET0_ERXD3_A (0x3 << 28)
  60. #define IPSR8_ETH_ENABLE \
  61. (ET0_ERXD0 | ET0_ERXD1 | ET0_ERXD2_A | ET0_ERXD3_A)
  62. /* IPSR10 */
  63. #define RX4_D (0x1 << 22)
  64. #define TX4_D (0x1 << 23)
  65. #define IPSR10_SCIF_ENABLE (RX4_D | TX4_D)
  66. /* IPSR11 */
  67. #define ET0_ERXD4 (0x4 << 4)
  68. #define ET0_ERXD5 (0x4 << 7)
  69. #define ET0_ERXD6 (0x3 << 10)
  70. #define ET0_TX_EN (0x2 << 19)
  71. #define ET0_TX_ER (0x2 << 21)
  72. #define ET0_TX_CLK_A (0x4 << 23)
  73. #define ET0_RX_CLK_A (0x3 << 26)
  74. #define IPSR11_ETH_ENABLE \
  75. (ET0_ERXD4 | ET0_ERXD5 | ET0_ERXD6 | ET0_TX_EN | ET0_TX_ER | \
  76. ET0_TX_CLK_A | ET0_RX_CLK_A)
  77. #define GPSR1_INIT (0xFFFF7FFF)
  78. #define GPSR2_INIT (0x4005FEFF)
  79. #define GPSR3_INIT (0x2EFFFFFF)
  80. #define GPSR4_INIT (0xC7000000)
  81. int board_init(void)
  82. {
  83. u32 data;
  84. /* Set IPSR register */
  85. data = readl(IPSR3);
  86. data |= IPSR3_ETH_ENABLE;
  87. writel(~data, PMMR);
  88. writel(data, IPSR3);
  89. data = readl(IPSR4);
  90. data |= IPSR4_ETH_ENABLE;
  91. writel(~data, PMMR);
  92. writel(data, IPSR4);
  93. data = readl(IPSR8);
  94. data |= IPSR8_ETH_ENABLE;
  95. writel(~data, PMMR);
  96. writel(data, IPSR8);
  97. data = readl(IPSR10);
  98. data |= IPSR10_SCIF_ENABLE;
  99. writel(~data, PMMR);
  100. writel(data, IPSR10);
  101. data = readl(IPSR11);
  102. data |= IPSR11_ETH_ENABLE;
  103. writel(~data, PMMR);
  104. writel(data, IPSR11);
  105. /* GPIO select */
  106. data = GPSR1_INIT;
  107. writel(~data, PMMR);
  108. writel(data, GPSR1);
  109. data = GPSR2_INIT;
  110. writel(~data, PMMR);
  111. writel(data, GPSR2);
  112. data = GPSR3_INIT;
  113. writel(~data, PMMR);
  114. writel(data, GPSR3);
  115. data = GPSR4_INIT;
  116. writel(~data, PMMR);
  117. writel(data, GPSR4);
  118. data = 0x0;
  119. writel(~data, PMMR);
  120. writel(data, GPSR5);
  121. /* mode select */
  122. data = MODESEL2_INIT;
  123. writel(~data, PMMR);
  124. writel(data, MODESEL2);
  125. #if defined(CONFIG_SH_ETHER)
  126. u32 r = readl(MSTPSR1);
  127. if (r & MSTPSR1_GETHER)
  128. writel((r & ~MSTPSR1_GETHER), MSTPCR1);
  129. #endif
  130. return 0;
  131. }
  132. int board_late_init(void)
  133. {
  134. u8 mac[6];
  135. /* Read Mac Address and set*/
  136. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  137. i2c_set_bus_num(CONFIG_SYS_I2C_MODULE);
  138. /* Read MAC address */
  139. i2c_read(0x50, 0x0, 0, mac, 6);
  140. if (is_valid_ether_addr(mac))
  141. eth_setenv_enetaddr("ethaddr", mac);
  142. return 0;
  143. }
  144. int dram_init(void)
  145. {
  146. gd->bd->bi_memstart = CONFIG_SYS_SDRAM_BASE;
  147. gd->bd->bi_memsize = CONFIG_SYS_SDRAM_SIZE;
  148. printf("DRAM: %dMB\n", CONFIG_SYS_SDRAM_SIZE / (1024 * 1024));
  149. return 0;
  150. }