tegra30.dtsi 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. #include <dt-bindings/clock/tegra30-car.h>
  2. #include <dt-bindings/gpio/tegra-gpio.h>
  3. #include <dt-bindings/interrupt-controller/arm-gic.h>
  4. #include "skeleton.dtsi"
  5. / {
  6. compatible = "nvidia,tegra30";
  7. interrupt-parent = <&intc>;
  8. intc: interrupt-controller@50041000 {
  9. compatible = "arm,cortex-a9-gic";
  10. reg = <0x50041000 0x1000
  11. 0x50040100 0x0100>;
  12. interrupt-controller;
  13. #interrupt-cells = <3>;
  14. };
  15. pcie-controller@00003000 {
  16. compatible = "nvidia,tegra30-pcie";
  17. device_type = "pci";
  18. reg = <0x00003000 0x00000800 /* PADS registers */
  19. 0x00003800 0x00000200 /* AFI registers */
  20. 0x10000000 0x10000000>; /* configuration space */
  21. reg-names = "pads", "afi", "cs";
  22. interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH /* controller interrupt */
  23. GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  24. interrupt-names = "intr", "msi";
  25. #interrupt-cells = <1>;
  26. interrupt-map-mask = <0 0 0 0>;
  27. interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
  28. bus-range = <0x00 0xff>;
  29. #address-cells = <3>;
  30. #size-cells = <2>;
  31. ranges = <0x82000000 0 0x00000000 0x00000000 0 0x00001000 /* port 0 configuration space */
  32. 0x82000000 0 0x00001000 0x00001000 0 0x00001000 /* port 1 configuration space */
  33. 0x82000000 0 0x00004000 0x00004000 0 0x00001000 /* port 2 configuration space */
  34. 0x81000000 0 0 0x02000000 0 0x00010000 /* downstream I/O */
  35. 0x82000000 0 0x20000000 0x20000000 0 0x10000000 /* non-prefetchable memory */
  36. 0xc2000000 0 0x30000000 0x30000000 0 0x10000000>; /* prefetchable memory */
  37. clocks = <&tegra_car TEGRA30_CLK_PCIE>,
  38. <&tegra_car TEGRA30_CLK_AFI>,
  39. <&tegra_car TEGRA30_CLK_PCIEX>,
  40. <&tegra_car TEGRA30_CLK_PLL_E>,
  41. <&tegra_car TEGRA30_CLK_CML0>;
  42. clock-names = "pex", "afi", "pcie_xclk", "pll_e", "cml";
  43. status = "disabled";
  44. pci@1,0 {
  45. device_type = "pci";
  46. assigned-addresses = <0x82000800 0 0x00000000 0 0x1000>;
  47. reg = <0x000800 0 0 0 0>;
  48. status = "disabled";
  49. #address-cells = <3>;
  50. #size-cells = <2>;
  51. ranges;
  52. nvidia,num-lanes = <2>;
  53. };
  54. pci@2,0 {
  55. device_type = "pci";
  56. assigned-addresses = <0x82001000 0 0x00001000 0 0x1000>;
  57. reg = <0x001000 0 0 0 0>;
  58. status = "disabled";
  59. #address-cells = <3>;
  60. #size-cells = <2>;
  61. ranges;
  62. nvidia,num-lanes = <2>;
  63. };
  64. pci@3,0 {
  65. device_type = "pci";
  66. assigned-addresses = <0x82001800 0 0x00004000 0 0x1000>;
  67. reg = <0x001800 0 0 0 0>;
  68. status = "disabled";
  69. #address-cells = <3>;
  70. #size-cells = <2>;
  71. ranges;
  72. nvidia,num-lanes = <2>;
  73. };
  74. };
  75. tegra_car: clock {
  76. compatible = "nvidia,tegra30-car";
  77. reg = <0x60006000 0x1000>;
  78. #clock-cells = <1>;
  79. };
  80. apbdma: dma {
  81. compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
  82. reg = <0x6000a000 0x1400>;
  83. interrupts = <0 104 0x04
  84. 0 105 0x04
  85. 0 106 0x04
  86. 0 107 0x04
  87. 0 108 0x04
  88. 0 109 0x04
  89. 0 110 0x04
  90. 0 111 0x04
  91. 0 112 0x04
  92. 0 113 0x04
  93. 0 114 0x04
  94. 0 115 0x04
  95. 0 116 0x04
  96. 0 117 0x04
  97. 0 118 0x04
  98. 0 119 0x04
  99. 0 128 0x04
  100. 0 129 0x04
  101. 0 130 0x04
  102. 0 131 0x04
  103. 0 132 0x04
  104. 0 133 0x04
  105. 0 134 0x04
  106. 0 135 0x04
  107. 0 136 0x04
  108. 0 137 0x04
  109. 0 138 0x04
  110. 0 139 0x04
  111. 0 140 0x04
  112. 0 141 0x04
  113. 0 142 0x04
  114. 0 143 0x04>;
  115. clocks = <&tegra_car 34>;
  116. };
  117. gpio: gpio@6000d000 {
  118. compatible = "nvidia,tegra30-gpio";
  119. reg = <0x6000d000 0x1000>;
  120. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
  121. <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
  122. <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
  123. <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
  124. <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
  125. <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
  126. <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
  127. <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
  128. #gpio-cells = <2>;
  129. gpio-controller;
  130. #interrupt-cells = <2>;
  131. interrupt-controller;
  132. };
  133. i2c@7000c000 {
  134. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  135. reg = <0x7000c000 0x100>;
  136. interrupts = <0 38 0x04>;
  137. #address-cells = <1>;
  138. #size-cells = <0>;
  139. clocks = <&tegra_car 12>, <&tegra_car 182>;
  140. clock-names = "div-clk", "fast-clk";
  141. status = "disabled";
  142. };
  143. i2c@7000c400 {
  144. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  145. reg = <0x7000c400 0x100>;
  146. interrupts = <0 84 0x04>;
  147. #address-cells = <1>;
  148. #size-cells = <0>;
  149. clocks = <&tegra_car 54>, <&tegra_car 182>;
  150. clock-names = "div-clk", "fast-clk";
  151. status = "disabled";
  152. };
  153. i2c@7000c500 {
  154. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  155. reg = <0x7000c500 0x100>;
  156. interrupts = <0 92 0x04>;
  157. #address-cells = <1>;
  158. #size-cells = <0>;
  159. clocks = <&tegra_car 67>, <&tegra_car 182>;
  160. clock-names = "div-clk", "fast-clk";
  161. status = "disabled";
  162. };
  163. i2c@7000c700 {
  164. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  165. reg = <0x7000c700 0x100>;
  166. interrupts = <0 120 0x04>;
  167. #address-cells = <1>;
  168. #size-cells = <0>;
  169. clocks = <&tegra_car 103>, <&tegra_car 182>;
  170. clock-names = "div-clk", "fast-clk";
  171. status = "disabled";
  172. };
  173. i2c@7000d000 {
  174. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  175. reg = <0x7000d000 0x100>;
  176. interrupts = <0 53 0x04>;
  177. #address-cells = <1>;
  178. #size-cells = <0>;
  179. clocks = <&tegra_car 47>, <&tegra_car 182>;
  180. clock-names = "div-clk", "fast-clk";
  181. status = "disabled";
  182. };
  183. uarta: serial@70006000 {
  184. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  185. reg = <0x70006000 0x40>;
  186. reg-shift = <2>;
  187. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  188. clocks = <&tegra_car TEGRA30_CLK_UARTA>;
  189. resets = <&tegra_car 6>;
  190. reset-names = "serial";
  191. dmas = <&apbdma 8>, <&apbdma 8>;
  192. dma-names = "rx", "tx";
  193. status = "disabled";
  194. };
  195. uartb: serial@70006040 {
  196. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  197. reg = <0x70006040 0x40>;
  198. reg-shift = <2>;
  199. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  200. clocks = <&tegra_car TEGRA30_CLK_UARTB>;
  201. resets = <&tegra_car 7>;
  202. reset-names = "serial";
  203. dmas = <&apbdma 9>, <&apbdma 9>;
  204. dma-names = "rx", "tx";
  205. status = "disabled";
  206. };
  207. uartc: serial@70006200 {
  208. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  209. reg = <0x70006200 0x100>;
  210. reg-shift = <2>;
  211. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  212. clocks = <&tegra_car TEGRA30_CLK_UARTC>;
  213. resets = <&tegra_car 55>;
  214. reset-names = "serial";
  215. dmas = <&apbdma 10>, <&apbdma 10>;
  216. dma-names = "rx", "tx";
  217. status = "disabled";
  218. };
  219. uartd: serial@70006300 {
  220. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  221. reg = <0x70006300 0x100>;
  222. reg-shift = <2>;
  223. interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
  224. clocks = <&tegra_car TEGRA30_CLK_UARTD>;
  225. resets = <&tegra_car 65>;
  226. reset-names = "serial";
  227. dmas = <&apbdma 19>, <&apbdma 19>;
  228. dma-names = "rx", "tx";
  229. status = "disabled";
  230. };
  231. uarte: serial@70006400 {
  232. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  233. reg = <0x70006400 0x100>;
  234. reg-shift = <2>;
  235. interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
  236. clocks = <&tegra_car TEGRA30_CLK_UARTE>;
  237. resets = <&tegra_car 66>;
  238. reset-names = "serial";
  239. dmas = <&apbdma 20>, <&apbdma 20>;
  240. dma-names = "rx", "tx";
  241. status = "disabled";
  242. };
  243. spi@7000d400 {
  244. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  245. reg = <0x7000d400 0x200>;
  246. interrupts = <0 59 0x04>;
  247. nvidia,dma-request-selector = <&apbdma 15>;
  248. #address-cells = <1>;
  249. #size-cells = <0>;
  250. clocks = <&tegra_car 41>;
  251. status = "disabled";
  252. };
  253. spi@7000d600 {
  254. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  255. reg = <0x7000d600 0x200>;
  256. interrupts = <0 82 0x04>;
  257. nvidia,dma-request-selector = <&apbdma 16>;
  258. #address-cells = <1>;
  259. #size-cells = <0>;
  260. clocks = <&tegra_car 44>;
  261. status = "disabled";
  262. };
  263. spi@7000d800 {
  264. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  265. reg = <0x7000d480 0x200>;
  266. interrupts = <0 83 0x04>;
  267. nvidia,dma-request-selector = <&apbdma 17>;
  268. #address-cells = <1>;
  269. #size-cells = <0>;
  270. clocks = <&tegra_car 46>;
  271. status = "disabled";
  272. };
  273. spi@7000da00 {
  274. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  275. reg = <0x7000da00 0x200>;
  276. interrupts = <0 93 0x04>;
  277. nvidia,dma-request-selector = <&apbdma 18>;
  278. #address-cells = <1>;
  279. #size-cells = <0>;
  280. clocks = <&tegra_car 68>;
  281. status = "disabled";
  282. };
  283. spi@7000dc00 {
  284. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  285. reg = <0x7000dc00 0x200>;
  286. interrupts = <0 94 0x04>;
  287. nvidia,dma-request-selector = <&apbdma 27>;
  288. #address-cells = <1>;
  289. #size-cells = <0>;
  290. clocks = <&tegra_car 104>;
  291. status = "disabled";
  292. };
  293. spi@7000de00 {
  294. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  295. reg = <0x7000de00 0x200>;
  296. interrupts = <0 79 0x04>;
  297. nvidia,dma-request-selector = <&apbdma 28>;
  298. #address-cells = <1>;
  299. #size-cells = <0>;
  300. clocks = <&tegra_car 105>;
  301. status = "disabled";
  302. };
  303. sdhci@78000000 {
  304. compatible = "nvidia,tegra30-sdhci";
  305. reg = <0x78000000 0x200>;
  306. interrupts = <0 14 0x04>;
  307. clocks = <&tegra_car 14>;
  308. status = "disabled";
  309. };
  310. sdhci@78000200 {
  311. compatible = "nvidia,tegra30-sdhci";
  312. reg = <0x78000200 0x200>;
  313. interrupts = <0 15 0x04>;
  314. clocks = <&tegra_car 9>;
  315. status = "disabled";
  316. };
  317. sdhci@78000400 {
  318. compatible = "nvidia,tegra30-sdhci";
  319. reg = <0x78000400 0x200>;
  320. interrupts = <0 19 0x04>;
  321. clocks = <&tegra_car 69>;
  322. status = "disabled";
  323. };
  324. sdhci@78000600 {
  325. compatible = "nvidia,tegra30-sdhci";
  326. reg = <0x78000600 0x200>;
  327. interrupts = <0 31 0x04>;
  328. clocks = <&tegra_car 15>;
  329. status = "disabled";
  330. };
  331. usb@7d000000 {
  332. compatible = "nvidia,tegra30-ehci";
  333. reg = <0x7d000000 0x4000>;
  334. interrupts = <52>;
  335. phy_type = "utmi";
  336. clocks = <&tegra_car 22>; /* PERIPH_ID_USBD */
  337. status = "disabled";
  338. };
  339. usb@7d004000 {
  340. compatible = "nvidia,tegra30-ehci";
  341. reg = <0x7d004000 0x4000>;
  342. interrupts = <53>;
  343. phy_type = "hsic";
  344. clocks = <&tegra_car 58>; /* PERIPH_ID_USB2 */
  345. status = "disabled";
  346. };
  347. usb@7d008000 {
  348. compatible = "nvidia,tegra30-ehci";
  349. reg = <0x7d008000 0x4000>;
  350. interrupts = <129>;
  351. phy_type = "utmi";
  352. clocks = <&tegra_car 59>; /* PERIPH_ID_USB3 */
  353. status = "disabled";
  354. };
  355. };