crm_regs.h 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __ARCH_ARM_MACH_MX6_CCM_REGS_H__
  7. #define __ARCH_ARM_MACH_MX6_CCM_REGS_H__
  8. #define CCM_CCOSR 0x020c4060
  9. #define CCM_CCGR0 0x020C4068
  10. #define CCM_CCGR1 0x020C406c
  11. #define CCM_CCGR2 0x020C4070
  12. #define CCM_CCGR3 0x020C4074
  13. #define CCM_CCGR4 0x020C4078
  14. #define CCM_CCGR5 0x020C407c
  15. #define CCM_CCGR6 0x020C4080
  16. #define PMU_MISC2 0x020C8170
  17. #ifndef __ASSEMBLY__
  18. struct mxc_ccm_reg {
  19. u32 ccr; /* 0x0000 */
  20. u32 ccdr;
  21. u32 csr;
  22. u32 ccsr;
  23. u32 cacrr; /* 0x0010*/
  24. u32 cbcdr;
  25. u32 cbcmr;
  26. u32 cscmr1;
  27. u32 cscmr2; /* 0x0020 */
  28. u32 cscdr1;
  29. u32 cs1cdr;
  30. u32 cs2cdr;
  31. u32 cdcdr; /* 0x0030 */
  32. u32 chsccdr;
  33. u32 cscdr2;
  34. u32 cscdr3;
  35. u32 cscdr4; /* 0x0040 */
  36. u32 resv0;
  37. u32 cdhipr;
  38. u32 cdcr;
  39. u32 ctor; /* 0x0050 */
  40. u32 clpcr;
  41. u32 cisr;
  42. u32 cimr;
  43. u32 ccosr; /* 0x0060 */
  44. u32 cgpr;
  45. u32 CCGR0;
  46. u32 CCGR1;
  47. u32 CCGR2; /* 0x0070 */
  48. u32 CCGR3;
  49. u32 CCGR4;
  50. u32 CCGR5;
  51. u32 CCGR6; /* 0x0080 */
  52. u32 CCGR7;
  53. u32 cmeor;
  54. u32 resv[0xfdd];
  55. u32 analog_pll_sys; /* 0x4000 */
  56. u32 analog_pll_sys_set;
  57. u32 analog_pll_sys_clr;
  58. u32 analog_pll_sys_tog;
  59. u32 analog_usb1_pll_480_ctrl; /* 0x4010 */
  60. u32 analog_usb1_pll_480_ctrl_set;
  61. u32 analog_usb1_pll_480_ctrl_clr;
  62. u32 analog_usb1_pll_480_ctrl_tog;
  63. u32 analog_reserved0[4];
  64. u32 analog_pll_528; /* 0x4030 */
  65. u32 analog_pll_528_set;
  66. u32 analog_pll_528_clr;
  67. u32 analog_pll_528_tog;
  68. u32 analog_pll_528_ss; /* 0x4040 */
  69. u32 analog_reserved1[3];
  70. u32 analog_pll_528_num; /* 0x4050 */
  71. u32 analog_reserved2[3];
  72. u32 analog_pll_528_denom; /* 0x4060 */
  73. u32 analog_reserved3[3];
  74. u32 analog_pll_audio; /* 0x4070 */
  75. u32 analog_pll_audio_set;
  76. u32 analog_pll_audio_clr;
  77. u32 analog_pll_audio_tog;
  78. u32 analog_pll_audio_num; /* 0x4080*/
  79. u32 analog_reserved4[3];
  80. u32 analog_pll_audio_denom; /* 0x4090 */
  81. u32 analog_reserved5[3];
  82. u32 analog_pll_video; /* 0x40a0 */
  83. u32 analog_pll_video_set;
  84. u32 analog_pll_video_clr;
  85. u32 analog_pll_video_tog;
  86. u32 analog_pll_video_num; /* 0x40b0 */
  87. u32 analog_reserved6[3];
  88. u32 analog_pll_video_denom; /* 0x40c0 */
  89. u32 analog_reserved7[7];
  90. u32 analog_pll_enet; /* 0x40e0 */
  91. u32 analog_pll_enet_set;
  92. u32 analog_pll_enet_clr;
  93. u32 analog_pll_enet_tog;
  94. u32 analog_pfd_480; /* 0x40f0 */
  95. u32 analog_pfd_480_set;
  96. u32 analog_pfd_480_clr;
  97. u32 analog_pfd_480_tog;
  98. u32 analog_pfd_528; /* 0x4100 */
  99. u32 analog_pfd_528_set;
  100. u32 analog_pfd_528_clr;
  101. u32 analog_pfd_528_tog;
  102. };
  103. #endif
  104. /* Define the bits in register CCR */
  105. #define MXC_CCM_CCR_RBC_EN (1 << 27)
  106. #define MXC_CCM_CCR_REG_BYPASS_CNT_MASK (0x3F << 21)
  107. #define MXC_CCM_CCR_REG_BYPASS_CNT_OFFSET 21
  108. /* CCR_WB does not exist on i.MX6SX/UL */
  109. #define MXC_CCM_CCR_WB_COUNT_MASK 0x7
  110. #define MXC_CCM_CCR_WB_COUNT_OFFSET (1 << 16)
  111. #define MXC_CCM_CCR_COSC_EN (1 << 12)
  112. #ifdef CONFIG_MX6SX
  113. #define MXC_CCM_CCR_OSCNT_MASK 0x7F
  114. #else
  115. #define MXC_CCM_CCR_OSCNT_MASK 0xFF
  116. #endif
  117. #define MXC_CCM_CCR_OSCNT_OFFSET 0
  118. /* Define the bits in register CCDR */
  119. #define MXC_CCM_CCDR_MMDC_CH1_HS_MASK (1 << 16)
  120. #define MXC_CCM_CCDR_MMDC_CH0_HS_MASK (1 << 17)
  121. /* Exists on i.MX6QP */
  122. #define MXC_CCM_CCDR_MMDC_CH1_AXI_ROOT_CG (1 << 18)
  123. /* Define the bits in register CSR */
  124. #define MXC_CCM_CSR_COSC_READY (1 << 5)
  125. #define MXC_CCM_CSR_REF_EN_B (1 << 0)
  126. /* Define the bits in register CCSR */
  127. #define MXC_CCM_CCSR_PDF_540M_AUTO_DIS (1 << 15)
  128. #define MXC_CCM_CCSR_PDF_720M_AUTO_DIS (1 << 14)
  129. #define MXC_CCM_CCSR_PDF_454M_AUTO_DIS (1 << 13)
  130. #define MXC_CCM_CCSR_PDF_508M_AUTO_DIS (1 << 12)
  131. #define MXC_CCM_CCSR_PDF_594M_AUTO_DIS (1 << 11)
  132. #define MXC_CCM_CCSR_PDF_352M_AUTO_DIS (1 << 10)
  133. #define MXC_CCM_CCSR_PDF_400M_AUTO_DIS (1 << 9)
  134. #define MXC_CCM_CCSR_STEP_SEL (1 << 8)
  135. #define MXC_CCM_CCSR_PLL1_SW_CLK_SEL (1 << 2)
  136. #define MXC_CCM_CCSR_PLL2_SW_CLK_SEL (1 << 1)
  137. #define MXC_CCM_CCSR_PLL3_SW_CLK_SEL (1 << 0)
  138. /* Define the bits in register CACRR */
  139. #define MXC_CCM_CACRR_ARM_PODF_OFFSET 0
  140. #define MXC_CCM_CACRR_ARM_PODF_MASK 0x7
  141. /* Define the bits in register CBCDR */
  142. #define MXC_CCM_CBCDR_PERIPH_CLK2_PODF_MASK (0x7 << 27)
  143. #define MXC_CCM_CBCDR_PERIPH_CLK2_PODF_OFFSET 27
  144. #define MXC_CCM_CBCDR_PERIPH2_CLK_SEL (1 << 26)
  145. #define MXC_CCM_CBCDR_PERIPH_CLK_SEL (1 << 25)
  146. /* MMDC_CH0 not exists on i.MX6SX */
  147. #define MXC_CCM_CBCDR_MMDC_CH0_PODF_MASK (0x7 << 19)
  148. #define MXC_CCM_CBCDR_MMDC_CH0_PODF_OFFSET 19
  149. #define MXC_CCM_CBCDR_AXI_PODF_MASK (0x7 << 16)
  150. #define MXC_CCM_CBCDR_AXI_PODF_OFFSET 16
  151. #define MXC_CCM_CBCDR_AHB_PODF_MASK (0x7 << 10)
  152. #define MXC_CCM_CBCDR_AHB_PODF_OFFSET 10
  153. #define MXC_CCM_CBCDR_IPG_PODF_MASK (0x3 << 8)
  154. #define MXC_CCM_CBCDR_IPG_PODF_OFFSET 8
  155. #define MXC_CCM_CBCDR_AXI_ALT_SEL (1 << 7)
  156. #define MXC_CCM_CBCDR_AXI_SEL (1 << 6)
  157. #define MXC_CCM_CBCDR_MMDC_CH1_PODF_MASK (0x7 << 3)
  158. #define MXC_CCM_CBCDR_MMDC_CH1_PODF_OFFSET 3
  159. #define MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_MASK (0x7 << 0)
  160. #define MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_OFFSET 0
  161. /* Define the bits in register CBCMR */
  162. #define MXC_CCM_CBCMR_GPU3D_SHADER_PODF_MASK (0x7 << 29)
  163. #define MXC_CCM_CBCMR_GPU3D_SHADER_PODF_OFFSET 29
  164. #define MXC_CCM_CBCMR_GPU3D_CORE_PODF_MASK (0x7 << 26)
  165. #define MXC_CCM_CBCMR_GPU3D_CORE_PODF_OFFSET 26
  166. #define MXC_CCM_CBCMR_GPU2D_CORE_PODF_MASK (0x7 << 23)
  167. #define MXC_CCM_CBCMR_GPU2D_CORE_PODF_OFFSET 23
  168. #define MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_MASK (0x3 << 21)
  169. #define MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_OFFSET 21
  170. #define MXC_CCM_CBCMR_PERIPH2_CLK2_SEL (1 << 20)
  171. #define MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK (0x3 << 18)
  172. #define MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET 18
  173. #ifndef CONFIG_MX6SX
  174. #define MXC_CCM_CBCMR_GPU2D_CLK_SEL_MASK (0x3 << 16)
  175. #define MXC_CCM_CBCMR_GPU2D_CLK_SEL_OFFSET 16
  176. #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_MASK (0x3 << 14)
  177. #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_OFFSET 14
  178. #endif
  179. #define MXC_CCM_CBCMR_PERIPH_CLK2_SEL_MASK (0x3 << 12)
  180. #define MXC_CCM_CBCMR_PERIPH_CLK2_SEL_OFFSET 12
  181. #ifndef CONFIG_MX6SX
  182. #define MXC_CCM_CBCMR_VDOAXI_CLK_SEL (1 << 11)
  183. #endif
  184. #define MXC_CCM_CBCMR_PCIE_AXI_CLK_SEL (1 << 10)
  185. #define MXC_CCM_CBCMR_GPU3D_SHADER_CLK_SEL_MASK (0x3 << 8)
  186. #define MXC_CCM_CBCMR_GPU3D_SHADER_CLK_SEL_OFFSET 8
  187. #define MXC_CCM_CBCMR_GPU3D_CORE_CLK_SEL_MASK (0x3 << 4)
  188. #define MXC_CCM_CBCMR_GPU3D_CORE_CLK_SEL_OFFSET 4
  189. /* Exists on i.MX6QP */
  190. #define MXC_CCM_CBCMR_PRE_CLK_SEL (1 << 1)
  191. /* Define the bits in register CSCMR1 */
  192. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK (0x3 << 29)
  193. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_OFFSET 29
  194. /* QSPI1 exist on i.MX6SX/UL */
  195. #define MXC_CCM_CSCMR1_QSPI1_PODF_MASK (0x7 << 26)
  196. #define MXC_CCM_CSCMR1_QSPI1_PODF_OFFSET 26
  197. #define MXC_CCM_CSCMR1_ACLK_EMI_MASK (0x3 << 27)
  198. #define MXC_CCM_CSCMR1_ACLK_EMI_OFFSET 27
  199. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_MASK (0x7 << 23)
  200. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_OFFSET 23
  201. /* ACLK_EMI_PODF is LCFIF2_PODF on MX6SX */
  202. #define MXC_CCM_CSCMR1_ACLK_EMI_PODF_MASK (0x7 << 20)
  203. #define MXC_CCM_CSCMR1_ACLK_EMI_PODF_OFFSET 20
  204. /* CSCMR1_GPMI/BCH exist on i.MX6UL */
  205. #define MXC_CCM_CSCMR1_GPMI_CLK_SEL (1 << 19)
  206. #define MXC_CCM_CSCMR1_BCH_CLK_SEL (1 << 18)
  207. #define MXC_CCM_CSCMR1_USDHC4_CLK_SEL (1 << 19)
  208. #define MXC_CCM_CSCMR1_USDHC3_CLK_SEL (1 << 18)
  209. #define MXC_CCM_CSCMR1_USDHC2_CLK_SEL (1 << 17)
  210. #define MXC_CCM_CSCMR1_USDHC1_CLK_SEL (1 << 16)
  211. #define MXC_CCM_CSCMR1_SSI3_CLK_SEL_MASK (0x3 << 14)
  212. #define MXC_CCM_CSCMR1_SSI3_CLK_SEL_OFFSET 14
  213. #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_MASK (0x3 << 12)
  214. #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_OFFSET 12
  215. #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_MASK (0x3 << 10)
  216. #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_OFFSET 10
  217. /* QSPI1 exist on i.MX6SX/UL */
  218. #define MXC_CCM_CSCMR1_QSPI1_CLK_SEL_MASK (0x7 << 7)
  219. #define MXC_CCM_CSCMR1_QSPI1_CLK_SEL_OFFSET 7
  220. /* CSCMR1_PER_CLK exists on i.MX6SX/SL/QP */
  221. #define MXC_CCM_CSCMR1_PER_CLK_SEL_MASK (1 << 6)
  222. #define MXC_CCM_CSCMR1_PER_CLK_SEL_OFFSET 6
  223. #define MXC_CCM_CSCMR1_PERCLK_PODF_MASK 0x3F
  224. /* Define the bits in register CSCMR2 */
  225. #ifdef CONFIG_MX6SX
  226. #define MXC_CCM_CSCMR2_VID_CLK_SEL_MASK (0x7 << 21)
  227. #define MXC_CCM_CSCMR2_VID_CLK_SEL_OFFSET 21
  228. #endif
  229. #define MXC_CCM_CSCMR2_ESAI_PRE_SEL_MASK (0x3 << 19)
  230. #define MXC_CCM_CSCMR2_ESAI_PRE_SEL_OFFSET 19
  231. #define MXC_CCM_CSCMR2_LDB_DI1_IPU_DIV (1 << 11)
  232. #define MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV (1 << 10)
  233. /* CSCMR1_CAN_CLK exists on i.MX6SX/QP */
  234. #define MXC_CCM_CSCMR2_CAN_CLK_SEL_MASK (0x3 << 8)
  235. #define MXC_CCM_CSCMR2_CAN_CLK_SEL_OFFSET 8
  236. #define MXC_CCM_CSCMR2_CAN_CLK_PODF_MASK (0x3F << 2)
  237. #define MXC_CCM_CSCMR2_CAN_CLK_PODF_OFFSET 2
  238. /* Define the bits in register CSCDR1 */
  239. #ifndef CONFIG_MX6SX
  240. #define MXC_CCM_CSCDR1_VPU_AXI_PODF_MASK (0x7 << 25)
  241. #define MXC_CCM_CSCDR1_VPU_AXI_PODF_OFFSET 25
  242. #endif
  243. /* CSCDR1_GPMI/BCH exist on i.MX6UL */
  244. #define MXC_CCM_CSCDR1_GPMI_PODF_MASK (0x7 << 22)
  245. #define MXC_CCM_CSCDR1_GPMI_PODF_OFFSET 22
  246. #define MXC_CCM_CSCDR1_BCH_PODF_MASK (0x7 << 19)
  247. #define MXC_CCM_CSCDR1_BCH_PODF_OFFSET 19
  248. #define MXC_CCM_CSCDR1_USDHC4_PODF_MASK (0x7 << 22)
  249. #define MXC_CCM_CSCDR1_USDHC4_PODF_OFFSET 22
  250. #define MXC_CCM_CSCDR1_USDHC3_PODF_MASK (0x7 << 19)
  251. #define MXC_CCM_CSCDR1_USDHC3_PODF_OFFSET 19
  252. #define MXC_CCM_CSCDR1_USDHC2_PODF_MASK (0x7 << 16)
  253. #define MXC_CCM_CSCDR1_USDHC2_PODF_OFFSET 16
  254. #define MXC_CCM_CSCDR1_USDHC1_PODF_MASK (0x7 << 11)
  255. #define MXC_CCM_CSCDR1_USDHC1_PODF_OFFSET 11
  256. #ifndef CONFIG_MX6SX
  257. #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_OFFSET 8
  258. #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_MASK (0x7 << 8)
  259. #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_OFFSET 6
  260. #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_MASK (0x3 << 6)
  261. #endif
  262. #define MXC_CCM_CSCDR1_UART_CLK_PODF_MASK 0x3F
  263. #define MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET 0
  264. /* UART_CLK_SEL exists on i.MX6SL/SX/QP */
  265. #define MXC_CCM_CSCDR1_UART_CLK_SEL (1 << 6)
  266. /* Define the bits in register CS1CDR */
  267. #define MXC_CCM_CS1CDR_ESAI_CLK_PODF_MASK (0x3F << 25)
  268. #define MXC_CCM_CS1CDR_ESAI_CLK_PODF_OFFSET 25
  269. #define MXC_CCM_CS1CDR_SSI3_CLK_PRED_MASK (0x7 << 22)
  270. #define MXC_CCM_CS1CDR_SSI3_CLK_PRED_OFFSET 22
  271. #define MXC_CCM_CS1CDR_SSI3_CLK_PODF_MASK (0x3F << 16)
  272. #define MXC_CCM_CS1CDR_SSI3_CLK_PODF_OFFSET 16
  273. #define MXC_CCM_CS1CDR_ESAI_CLK_PRED_MASK (0x3 << 9)
  274. #define MXC_CCM_CS1CDR_ESAI_CLK_PRED_OFFSET 9
  275. #define MXC_CCM_CS1CDR_SSI1_CLK_PRED_MASK (0x7 << 6)
  276. #define MXC_CCM_CS1CDR_SSI1_CLK_PRED_OFFSET 6
  277. #define MXC_CCM_CS1CDR_SSI1_CLK_PODF_MASK 0x3F
  278. #define MXC_CCM_CS1CDR_SSI1_CLK_PODF_OFFSET 0
  279. /* Define the bits in register CS2CDR */
  280. /* QSPI2 on i.MX6SX */
  281. #define MXC_CCM_CS2CDR_QSPI2_CLK_PODF_MASK (0x3F << 21)
  282. #define MXC_CCM_CS2CDR_QSPI2_CLK_PODF_OFFSET 21
  283. #define MXC_CCM_CS2CDR_QSPI2_CLK_PODF(v) (((v) & 0x3f) << 21)
  284. #define MXC_CCM_CS2CDR_QSPI2_CLK_PRED_MASK (0x7 << 18)
  285. #define MXC_CCM_CS2CDR_QSPI2_CLK_PRED_OFFSET 18
  286. #define MXC_CCM_CS2CDR_QSPI2_CLK_PRED(v) (((v) & 0x7) << 18)
  287. #define MXC_CCM_CS2CDR_QSPI2_CLK_SEL_MASK (0x7 << 15)
  288. #define MXC_CCM_CS2CDR_QSPI2_CLK_SEL_OFFSET 15
  289. #define MXC_CCM_CS2CDR_QSPI2_CLK_SEL(v) (((v) & 0x7) << 15)
  290. #define MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK (0x3F << 21)
  291. #define MXC_CCM_CS2CDR_ENFC_CLK_PODF_OFFSET 21
  292. #define MXC_CCM_CS2CDR_ENFC_CLK_PODF(v) (((v) & 0x3f) << 21)
  293. #define MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK (0x7 << 18)
  294. #define MXC_CCM_CS2CDR_ENFC_CLK_PRED_OFFSET 18
  295. #define MXC_CCM_CS2CDR_ENFC_CLK_PRED(v) (((v) & 0x7) << 18)
  296. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK_DQP (0x7 << 15)
  297. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET_DQP 15
  298. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_DQP(v) (((v) & 0x7) << 15)
  299. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK_DQ (0x3 << 16)
  300. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET_DQ 16
  301. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_DQ(v) (((v) & 0x3) << 16)
  302. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK \
  303. ((is_mx6dqp() || is_cpu_type(MXC_CPU_MX6UL)) ? \
  304. MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK_DQP : \
  305. MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK_DQ)
  306. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET \
  307. ((is_mx6dqp() || is_cpu_type(MXC_CPU_MX6UL)) ? \
  308. MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET_DQP : \
  309. MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET_DQ)
  310. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL(v) \
  311. ((is_mx6dqp() || is_cpu_type(MXC_CPU_MX6UL)) ? \
  312. MXC_CCM_CS2CDR_ENFC_CLK_SEL_DQP(v) : \
  313. MXC_CCM_CS2CDR_ENFC_CLK_SEL_DQ(v))
  314. #define MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK (0x7 << 12)
  315. #define MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET 12
  316. #define MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK (0x7 << 9)
  317. #define MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET 9
  318. #define MXC_CCM_CS2CDR_SSI2_CLK_PRED_MASK (0x7 << 6)
  319. #define MXC_CCM_CS2CDR_SSI2_CLK_PRED_OFFSET 6
  320. #define MXC_CCM_CS2CDR_SSI2_CLK_PODF_MASK 0x3F
  321. #define MXC_CCM_CS2CDR_SSI2_CLK_PODF_OFFSET 0
  322. /* Define the bits in register CDCDR */
  323. #ifndef CONFIG_MX6SX
  324. #define MXC_CCM_CDCDR_HSI_TX_PODF_MASK (0x7 << 29)
  325. #define MXC_CCM_CDCDR_HSI_TX_PODF_OFFSET 29
  326. #define MXC_CCM_CDCDR_HSI_TX_CLK_SEL (1 << 28)
  327. #endif
  328. #define MXC_CCM_CDCDR_SPDIF0_CLK_PRED_MASK (0x7 << 25)
  329. #define MXC_CCM_CDCDR_SPDIF0_CLK_PRED_OFFSET 25
  330. #define MXC_CCM_CDCDR_SPDIF0_CLK_PODF_MASK (0x7 << 22)
  331. #define MXC_CCM_CDCDR_SPDIF0_CLK_PODF_OFFSET 22
  332. #define MXC_CCM_CDCDR_SPDIF0_CLK_SEL_MASK (0x3 << 20)
  333. #define MXC_CCM_CDCDR_SPDIF0_CLK_SEL_OFFSET 20
  334. #define MXC_CCM_CDCDR_SPDIF1_CLK_PRED_MASK (0x7 << 12)
  335. #define MXC_CCM_CDCDR_SPDIF1_CLK_PRED_OFFSET 12
  336. #define MXC_CCM_CDCDR_SPDIF1_CLK_PODF_MASK (0x7 << 9)
  337. #define MXC_CCM_CDCDR_SPDIF1_CLK_PODF_OFFSET 9
  338. #define MXC_CCM_CDCDR_SPDIF1_CLK_SEL_MASK (0x3 << 7)
  339. #define MXC_CCM_CDCDR_SPDIF1_CLK_SEL_OFFSET 7
  340. /* Define the bits in register CHSCCDR */
  341. #ifdef CONFIG_MX6SX
  342. #define MXC_CCM_CHSCCDR_ENET_PRE_CLK_SEL_MASK (0x7 << 15)
  343. #define MXC_CCM_CHSCCDR_ENET_PRE_CLK_SEL_OFFSET 15
  344. #define MXC_CCM_CHSCCDR_ENET_PODF_MASK (0x7 << 12)
  345. #define MXC_CCM_CHSCCDR_ENET_PODF_OFFSET 12
  346. #define MXC_CCM_CHSCCDR_ENET_CLK_SEL_MASK (0x7 << 9)
  347. #define MXC_CCM_CHSCCDR_ENET_CLK_SEL_OFFSET 9
  348. #define MXC_CCM_CHSCCDR_M4_PRE_CLK_SEL_MASK (0x7 << 6)
  349. #define MXC_CCM_CHSCCDR_M4_PRE_CLK_SEL_OFFSET 6
  350. #define MXC_CCM_CHSCCDR_M4_PODF_MASK (0x7 << 3)
  351. #define MXC_CCM_CHSCCDR_M4_PODF_OFFSET 3
  352. #define MXC_CCM_CHSCCDR_M4_CLK_SEL_MASK (0x7)
  353. #define MXC_CCM_CHSCCDR_M4_CLK_SEL_OFFSET 0
  354. #else
  355. #define MXC_CCM_CHSCCDR_IPU1_DI1_PRE_CLK_SEL_MASK (0x7 << 15)
  356. #define MXC_CCM_CHSCCDR_IPU1_DI1_PRE_CLK_SEL_OFFSET 15
  357. #define MXC_CCM_CHSCCDR_IPU1_DI1_PODF_MASK (0x7 << 12)
  358. #define MXC_CCM_CHSCCDR_IPU1_DI1_PODF_OFFSET 12
  359. #define MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_MASK (0x7 << 9)
  360. #define MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_OFFSET 9
  361. #define MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK (0x7 << 6)
  362. #define MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET 6
  363. #define MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK (0x7 << 3)
  364. #define MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET 3
  365. #define MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK (0x7)
  366. #define MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET 0
  367. #endif
  368. #define CHSCCDR_CLK_SEL_LDB_DI0 3
  369. #define CHSCCDR_PODF_DIVIDE_BY_3 2
  370. #define CHSCCDR_IPU_PRE_CLK_540M_PFD 5
  371. /* Define the bits in register CSCDR2 */
  372. #define MXC_CCM_CSCDR2_ECSPI_CLK_PODF_MASK (0x3F << 19)
  373. #define MXC_CCM_CSCDR2_ECSPI_CLK_PODF_OFFSET 19
  374. /* ECSPI_CLK_SEL exists on i.MX6SX/SL/QP */
  375. #define MXC_CCM_CSCDR2_ECSPI_CLK_SEL_MASK (0x1 << 18)
  376. /* All IPU2_DI1 are LCDIF1 on MX6SX */
  377. #define MXC_CCM_CHSCCDR_IPU2_DI1_PRE_CLK_SEL_MASK (0x7 << 15)
  378. #define MXC_CCM_CHSCCDR_IPU2_DI1_PRE_CLK_SEL_OFFSET 15
  379. #define MXC_CCM_CHSCCDR_IPU2_DI1_PODF_MASK (0x7 << 12)
  380. #define MXC_CCM_CHSCCDR_IPU2_DI1_PODF_OFFSET 12
  381. #define MXC_CCM_CHSCCDR_IPU2_DI1_CLK_SEL_MASK (0x7 << 9)
  382. #define MXC_CCM_CHSCCDR_IPU2_DI1_CLK_SEL_OFFSET 9
  383. /* All IPU2_DI0 are LCDIF2 on MX6SX */
  384. #define MXC_CCM_CHSCCDR_IPU2_DI0_PRE_CLK_SEL_MASK (0x7 << 6)
  385. #define MXC_CCM_CHSCCDR_IPU2_DI0_PRE_CLK_SEL_OFFSET 6
  386. #define MXC_CCM_CHSCCDR_IPU2_DI0_PODF_MASK (0x7 << 3)
  387. #define MXC_CCM_CHSCCDR_IPU2_DI0_PODF_OFFSET 3
  388. #define MXC_CCM_CHSCCDR_IPU2_DI0_CLK_SEL_MASK 0x7
  389. #define MXC_CCM_CHSCCDR_IPU2_DI0_CLK_SEL_OFFSET 0
  390. /* Define the bits in register CSCDR3 */
  391. #define MXC_CCM_CSCDR3_IPU2_HSP_PODF_MASK (0x7 << 16)
  392. #define MXC_CCM_CSCDR3_IPU2_HSP_PODF_OFFSET 16
  393. #define MXC_CCM_CSCDR3_IPU2_HSP_CLK_SEL_MASK (0x3 << 14)
  394. #define MXC_CCM_CSCDR3_IPU2_HSP_CLK_SEL_OFFSET 14
  395. #define MXC_CCM_CSCDR3_IPU1_HSP_PODF_MASK (0x7 << 11)
  396. #define MXC_CCM_CSCDR3_IPU1_HSP_PODF_OFFSET 11
  397. #define MXC_CCM_CSCDR3_IPU1_HSP_CLK_SEL_MASK (0x3 << 9)
  398. #define MXC_CCM_CSCDR3_IPU1_HSP_CLK_SEL_OFFSET 9
  399. /* Define the bits in register CDHIPR */
  400. #define MXC_CCM_CDHIPR_ARM_PODF_BUSY (1 << 16)
  401. #define MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY (1 << 5)
  402. #ifndef CONFIG_MX6SX
  403. #define MXC_CCM_CDHIPR_MMDC_CH0_PODF_BUSY (1 << 4)
  404. #endif
  405. #define MXC_CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY (1 << 3)
  406. #define MXC_CCM_CDHIPR_MMDC_CH1_PODF_BUSY (1 << 2)
  407. #define MXC_CCM_CDHIPR_AHB_PODF_BUSY (1 << 1)
  408. #define MXC_CCM_CDHIPR_AXI_PODF_BUSY 1
  409. /* Define the bits in register CLPCR */
  410. #define MXC_CCM_CLPCR_MASK_L2CC_IDLE (1 << 27)
  411. #define MXC_CCM_CLPCR_MASK_SCU_IDLE (1 << 26)
  412. #ifndef CONFIG_MX6SX
  413. #define MXC_CCM_CLPCR_MASK_CORE3_WFI (1 << 25)
  414. #define MXC_CCM_CLPCR_MASK_CORE2_WFI (1 << 24)
  415. #define MXC_CCM_CLPCR_MASK_CORE1_WFI (1 << 23)
  416. #endif
  417. #define MXC_CCM_CLPCR_MASK_CORE0_WFI (1 << 22)
  418. #define MXC_CCM_CLPCR_BYP_MMDC_CH1_LPM_HS (1 << 21)
  419. #ifndef CONFIG_MX6SX
  420. #define MXC_CCM_CLPCR_BYP_MMDC_CH0_LPM_HS (1 << 19)
  421. #define MXC_CCM_CLPCR_WB_CORE_AT_LPM (1 << 17)
  422. #endif
  423. #define MXC_CCM_CLPCR_WB_PER_AT_LPM (1 << 16)
  424. #define MXC_CCM_CLPCR_COSC_PWRDOWN (1 << 11)
  425. #define MXC_CCM_CLPCR_STBY_COUNT_MASK (0x3 << 9)
  426. #define MXC_CCM_CLPCR_STBY_COUNT_OFFSET 9
  427. #define MXC_CCM_CLPCR_VSTBY (1 << 8)
  428. #define MXC_CCM_CLPCR_DIS_REF_OSC (1 << 7)
  429. #define MXC_CCM_CLPCR_SBYOS (1 << 6)
  430. #define MXC_CCM_CLPCR_ARM_CLK_DIS_ON_LPM (1 << 5)
  431. #ifndef CONFIG_MX6SX
  432. #define MXC_CCM_CLPCR_LPSR_CLK_SEL_MASK (0x3 << 3)
  433. #define MXC_CCM_CLPCR_LPSR_CLK_SEL_OFFSET 3
  434. #define MXC_CCM_CLPCR_BYPASS_PMIC_VFUNC_READY (1 << 2)
  435. #endif
  436. #define MXC_CCM_CLPCR_LPM_MASK 0x3
  437. #define MXC_CCM_CLPCR_LPM_OFFSET 0
  438. /* Define the bits in register CISR */
  439. #define MXC_CCM_CISR_ARM_PODF_LOADED (1 << 26)
  440. #ifndef CONFIG_MX6SX
  441. #define MXC_CCM_CISR_MMDC_CH0_PODF_LOADED (1 << 23)
  442. #endif
  443. #define MXC_CCM_CISR_PERIPH_CLK_SEL_LOADED (1 << 22)
  444. #define MXC_CCM_CISR_MMDC_CH1_PODF_LOADED (1 << 21)
  445. #define MXC_CCM_CISR_AHB_PODF_LOADED (1 << 20)
  446. #define MXC_CCM_CISR_PERIPH2_CLK_SEL_LOADED (1 << 19)
  447. #define MXC_CCM_CISR_AXI_PODF_LOADED (1 << 17)
  448. #define MXC_CCM_CISR_COSC_READY (1 << 6)
  449. #define MXC_CCM_CISR_LRF_PLL 1
  450. /* Define the bits in register CIMR */
  451. #define MXC_CCM_CIMR_MASK_ARM_PODF_LOADED (1 << 26)
  452. #ifndef CONFIG_MX6SX
  453. #define MXC_CCM_CIMR_MASK_MMDC_CH0_PODF_LOADED (1 << 23)
  454. #endif
  455. #define MXC_CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED (1 << 22)
  456. #define MXC_CCM_CIMR_MASK_MMDC_CH1_PODF_LOADED (1 << 21)
  457. #define MXC_CCM_CIMR_MASK_AHB_PODF_LOADED (1 << 20)
  458. #define MXC_CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED (1 << 19)
  459. #define MXC_CCM_CIMR_MASK_AXI_PODF_LOADED (1 << 17)
  460. #define MXC_CCM_CIMR_MASK_COSC_READY (1 << 6)
  461. #define MXC_CCM_CIMR_MASK_LRF_PLL 1
  462. /* Define the bits in register CCOSR */
  463. #define MXC_CCM_CCOSR_CKO2_EN_OFFSET (1 << 24)
  464. #define MXC_CCM_CCOSR_CKO2_DIV_MASK (0x7 << 21)
  465. #define MXC_CCM_CCOSR_CKO2_DIV_OFFSET 21
  466. #define MXC_CCM_CCOSR_CKO2_SEL_OFFSET 16
  467. #define MXC_CCM_CCOSR_CKO2_SEL_MASK (0x1F << 16)
  468. #define MXC_CCM_CCOSR_CLK_OUT_SEL (0x1 << 8)
  469. #define MXC_CCM_CCOSR_CKOL_EN (0x1 << 7)
  470. #define MXC_CCM_CCOSR_CKOL_DIV_MASK (0x7 << 4)
  471. #define MXC_CCM_CCOSR_CKOL_DIV_OFFSET 4
  472. #define MXC_CCM_CCOSR_CKOL_SEL_MASK 0xF
  473. #define MXC_CCM_CCOSR_CKOL_SEL_OFFSET 0
  474. /* Define the bits in registers CGPR */
  475. #define MXC_CCM_CGPR_FAST_PLL_EN (1 << 16)
  476. #define MXC_CCM_CGPR_EFUSE_PROG_SUPPLY_GATE (1 << 4)
  477. #define MXC_CCM_CGPR_MMDC_EXT_CLK_DIS (1 << 2)
  478. #define MXC_CCM_CGPR_PMIC_DELAY_SCALER 1
  479. /* Define the bits in registers CCGRx */
  480. #define MXC_CCM_CCGR_CG_MASK 3
  481. #define MXC_CCM_CCGR0_AIPS_TZ1_OFFSET 0
  482. #define MXC_CCM_CCGR0_AIPS_TZ1_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ1_OFFSET)
  483. #define MXC_CCM_CCGR0_AIPS_TZ2_OFFSET 2
  484. #define MXC_CCM_CCGR0_AIPS_TZ2_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ2_OFFSET)
  485. #define MXC_CCM_CCGR0_APBHDMA_OFFSET 4
  486. #define MXC_CCM_CCGR0_APBHDMA_MASK (3 << MXC_CCM_CCGR0_APBHDMA_OFFSET)
  487. #define MXC_CCM_CCGR0_ASRC_OFFSET 6
  488. #define MXC_CCM_CCGR0_ASRC_MASK (3 << MXC_CCM_CCGR0_ASRC_OFFSET)
  489. #define MXC_CCM_CCGR0_CAAM_SECURE_MEM_OFFSET 8
  490. #define MXC_CCM_CCGR0_CAAM_SECURE_MEM_MASK (3 << MXC_CCM_CCGR0_CAAM_SECURE_MEM_OFFSET)
  491. #define MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_OFFSET 10
  492. #define MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_MASK (3 << MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_OFFSET)
  493. #define MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_OFFSET 12
  494. #define MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_MASK (3 << MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_OFFSET)
  495. #define MXC_CCM_CCGR0_CAN1_OFFSET 14
  496. #define MXC_CCM_CCGR0_CAN1_MASK (3 << MXC_CCM_CCGR0_CAN1_OFFSET)
  497. #define MXC_CCM_CCGR0_CAN1_SERIAL_OFFSET 16
  498. #define MXC_CCM_CCGR0_CAN1_SERIAL_MASK (3 << MXC_CCM_CCGR0_CAN1_SERIAL_OFFSET)
  499. #define MXC_CCM_CCGR0_CAN2_OFFSET 18
  500. #define MXC_CCM_CCGR0_CAN2_MASK (3 << MXC_CCM_CCGR0_CAN2_OFFSET)
  501. #define MXC_CCM_CCGR0_CAN2_SERIAL_OFFSET 20
  502. #define MXC_CCM_CCGR0_CAN2_SERIAL_MASK (3 << MXC_CCM_CCGR0_CAN2_SERIAL_OFFSET)
  503. #define MXC_CCM_CCGR0_CHEETAH_DBG_CLK_OFFSET 22
  504. #define MXC_CCM_CCGR0_CHEETAH_DBG_CLK_MASK (3 << MXC_CCM_CCGR0_CHEETAH_DBG_CLK_OFFSET)
  505. #define MXC_CCM_CCGR0_DCIC1_OFFSET 24
  506. #define MXC_CCM_CCGR0_DCIC1_MASK (3 << MXC_CCM_CCGR0_DCIC1_OFFSET)
  507. #define MXC_CCM_CCGR0_DCIC2_OFFSET 26
  508. #define MXC_CCM_CCGR0_DCIC2_MASK (3 << MXC_CCM_CCGR0_DCIC2_OFFSET)
  509. #ifdef CONFIG_MX6SX
  510. #define MXC_CCM_CCGR0_AIPS_TZ3_OFFSET 30
  511. #define MXC_CCM_CCGR0_AIPS_TZ3_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ3_OFFSET)
  512. #else
  513. #define MXC_CCM_CCGR0_DTCP_OFFSET 28
  514. #define MXC_CCM_CCGR0_DTCP_MASK (3 << MXC_CCM_CCGR0_DTCP_OFFSET)
  515. #endif
  516. #define MXC_CCM_CCGR1_ECSPI1S_OFFSET 0
  517. #define MXC_CCM_CCGR1_ECSPI1S_MASK (3 << MXC_CCM_CCGR1_ECSPI1S_OFFSET)
  518. #define MXC_CCM_CCGR1_ECSPI2S_OFFSET 2
  519. #define MXC_CCM_CCGR1_ECSPI2S_MASK (3 << MXC_CCM_CCGR1_ECSPI2S_OFFSET)
  520. #define MXC_CCM_CCGR1_ECSPI3S_OFFSET 4
  521. #define MXC_CCM_CCGR1_ECSPI3S_MASK (3 << MXC_CCM_CCGR1_ECSPI3S_OFFSET)
  522. #define MXC_CCM_CCGR1_ECSPI4S_OFFSET 6
  523. #define MXC_CCM_CCGR1_ECSPI4S_MASK (3 << MXC_CCM_CCGR1_ECSPI4S_OFFSET)
  524. #define MXC_CCM_CCGR1_ECSPI5S_OFFSET 8
  525. #define MXC_CCM_CCGR1_ECSPI5S_MASK (3 << MXC_CCM_CCGR1_ECSPI5S_OFFSET)
  526. /* CCGR1_ENET does not exist on i.MX6SX/UL */
  527. #define MXC_CCM_CCGR1_ENET_OFFSET 10
  528. #define MXC_CCM_CCGR1_ENET_MASK (3 << MXC_CCM_CCGR1_ENET_OFFSET)
  529. #define MXC_CCM_CCGR1_EPIT1S_OFFSET 12
  530. #define MXC_CCM_CCGR1_EPIT1S_MASK (3 << MXC_CCM_CCGR1_EPIT1S_OFFSET)
  531. #define MXC_CCM_CCGR1_EPIT2S_OFFSET 14
  532. #define MXC_CCM_CCGR1_EPIT2S_MASK (3 << MXC_CCM_CCGR1_EPIT2S_OFFSET)
  533. #define MXC_CCM_CCGR1_ESAIS_OFFSET 16
  534. #define MXC_CCM_CCGR1_ESAIS_MASK (3 << MXC_CCM_CCGR1_ESAIS_OFFSET)
  535. #ifdef CONFIG_MX6SX
  536. #define MXC_CCM_CCGR1_WAKEUP_OFFSET 18
  537. #define MXC_CCM_CCGR1_WAKEUP_MASK (3 << MXC_CCM_CCGR1_WAKEUP_OFFSET)
  538. #endif
  539. #define MXC_CCM_CCGR1_GPT_BUS_OFFSET 20
  540. #define MXC_CCM_CCGR1_GPT_BUS_MASK (3 << MXC_CCM_CCGR1_GPT_BUS_OFFSET)
  541. #define MXC_CCM_CCGR1_GPT_SERIAL_OFFSET 22
  542. #define MXC_CCM_CCGR1_GPT_SERIAL_MASK (3 << MXC_CCM_CCGR1_GPT_SERIAL_OFFSET)
  543. #ifndef CONFIG_MX6SX
  544. #define MXC_CCM_CCGR1_GPU2D_OFFSET 24
  545. #define MXC_CCM_CCGR1_GPU2D_MASK (3 << MXC_CCM_CCGR1_GPU2D_OFFSET)
  546. #endif
  547. #define MXC_CCM_CCGR1_GPU3D_OFFSET 26
  548. #define MXC_CCM_CCGR1_GPU3D_MASK (3 << MXC_CCM_CCGR1_GPU3D_OFFSET)
  549. #ifdef CONFIG_MX6SX
  550. #define MXC_CCM_CCGR1_OCRAM_S_OFFSET 28
  551. #define MXC_CCM_CCGR1_OCRAM_S_MASK (3 << MXC_CCM_CCGR1_OCRAM_S_OFFSET)
  552. #define MXC_CCM_CCGR1_CANFD_OFFSET 30
  553. #define MXC_CCM_CCGR1_CANFD_MASK (3 << MXC_CCM_CCGR1_CANFD_OFFSET)
  554. #endif
  555. #ifndef CONFIG_MX6SX
  556. #define MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_OFFSET 0
  557. #define MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_MASK (3 << MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_OFFSET)
  558. #else
  559. #define MXC_CCM_CCGR2_CSI_OFFSET 2
  560. #define MXC_CCM_CCGR2_CSI_MASK (3 << MXC_CCM_CCGR2_CSI_OFFSET)
  561. #endif
  562. #ifndef CONFIG_MX6SX
  563. #define MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_OFFSET 4
  564. #define MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_MASK (3 << MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_OFFSET)
  565. #endif
  566. #define MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET 6
  567. #define MXC_CCM_CCGR2_I2C1_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET)
  568. #define MXC_CCM_CCGR2_I2C2_SERIAL_OFFSET 8
  569. #define MXC_CCM_CCGR2_I2C2_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C2_SERIAL_OFFSET)
  570. #define MXC_CCM_CCGR2_I2C3_SERIAL_OFFSET 10
  571. #define MXC_CCM_CCGR2_I2C3_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C3_SERIAL_OFFSET)
  572. #define MXC_CCM_CCGR1_I2C4_SERIAL_OFFSET 8
  573. #define MXC_CCM_CCGR1_I2C4_SERIAL_MASK (3 << MXC_CCM_CCGR1_I2C4_SERIAL_OFFSET)
  574. #define MXC_CCM_CCGR2_OCOTP_CTRL_OFFSET 12
  575. #define MXC_CCM_CCGR2_OCOTP_CTRL_MASK (3 << MXC_CCM_CCGR2_OCOTP_CTRL_OFFSET)
  576. #define MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_OFFSET 14
  577. #define MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK (3 << MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_OFFSET)
  578. #define MXC_CCM_CCGR2_IPMUX1_OFFSET 16
  579. #define MXC_CCM_CCGR2_IPMUX1_MASK (3 << MXC_CCM_CCGR2_IPMUX1_OFFSET)
  580. #define MXC_CCM_CCGR2_IPMUX2_OFFSET 18
  581. #define MXC_CCM_CCGR2_IPMUX2_MASK (3 << MXC_CCM_CCGR2_IPMUX2_OFFSET)
  582. #define MXC_CCM_CCGR2_IPMUX3_OFFSET 20
  583. #define MXC_CCM_CCGR2_IPMUX3_MASK (3 << MXC_CCM_CCGR2_IPMUX3_OFFSET)
  584. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_OFFSET 22
  585. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_MASK (3 << MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_OFFSET)
  586. #ifdef CONFIG_MX6SX
  587. #define MXC_CCM_CCGR2_LCD_OFFSET 28
  588. #define MXC_CCM_CCGR2_LCD_MASK (3 << MXC_CCM_CCGR2_LCD_OFFSET)
  589. #define MXC_CCM_CCGR2_PXP_OFFSET 30
  590. #define MXC_CCM_CCGR2_PXP_MASK (3 << MXC_CCM_CCGR2_PXP_OFFSET)
  591. #else
  592. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_OFFSET 24
  593. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_MASK (3 << MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_OFFSET)
  594. #define MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_OFFSET 26
  595. #define MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_MASK (3 << MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_OFFSET)
  596. #endif
  597. /* Exist on i.MX6SX */
  598. #define MXC_CCM_CCGR3_M4_OFFSET 2
  599. #define MXC_CCM_CCGR3_M4_MASK (3 << MXC_CCM_CCGR3_M4_OFFSET)
  600. #define MXC_CCM_CCGR3_ENET_OFFSET 4
  601. #define MXC_CCM_CCGR3_ENET_MASK (3 << MXC_CCM_CCGR3_ENET_OFFSET)
  602. #define MXC_CCM_CCGR3_QSPI_OFFSET 14
  603. #define MXC_CCM_CCGR3_QSPI_MASK (3 << MXC_CCM_CCGR3_QSPI_OFFSET)
  604. #define MXC_CCM_CCGR3_IPU1_IPU_OFFSET 0
  605. #define MXC_CCM_CCGR3_IPU1_IPU_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_OFFSET)
  606. #define MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET 2
  607. #define MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET)
  608. #define MXC_CCM_CCGR3_IPU1_IPU_DI1_OFFSET 4
  609. #define MXC_CCM_CCGR3_IPU1_IPU_DI1_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_DI1_OFFSET)
  610. #define MXC_CCM_CCGR3_IPU2_IPU_OFFSET 6
  611. #define MXC_CCM_CCGR3_IPU2_IPU_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_OFFSET)
  612. #define MXC_CCM_CCGR3_IPU2_IPU_DI0_OFFSET 8
  613. #define MXC_CCM_CCGR3_IPU2_IPU_DI0_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_DI0_OFFSET)
  614. #define MXC_CCM_CCGR3_IPU2_IPU_DI1_OFFSET 10
  615. #define MXC_CCM_CCGR3_IPU2_IPU_DI1_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_DI1_OFFSET)
  616. #define MXC_CCM_CCGR3_LDB_DI0_OFFSET 12
  617. #define MXC_CCM_CCGR3_LDB_DI0_MASK (3 << MXC_CCM_CCGR3_LDB_DI0_OFFSET)
  618. /* QSPI1 exists on i.MX6SX/UL */
  619. #define MXC_CCM_CCGR3_QSPI1_OFFSET 14
  620. #define MXC_CCM_CCGR3_QSPI1_MASK (3 << MXC_CCM_CCGR3_QSPI1_OFFSET)
  621. #define MXC_CCM_CCGR3_LDB_DI1_OFFSET 14
  622. #define MXC_CCM_CCGR3_LDB_DI1_MASK (3 << MXC_CCM_CCGR3_LDB_DI1_OFFSET)
  623. #define MXC_CCM_CCGR3_MIPI_CORE_CFG_OFFSET 16
  624. #define MXC_CCM_CCGR3_MIPI_CORE_CFG_MASK (3 << MXC_CCM_CCGR3_MIPI_CORE_CFG_OFFSET)
  625. /* A7_CLKDIV/WDOG1 on i.MX6UL */
  626. #define MXC_CCM_CCGR3_WDOG1_CLK_ENABLE_OFFSET 16
  627. #define MXC_CCM_CCGR3_WDOG1_CLK_ENABLE_MASK (3 << MXC_CCM_CCGR3_WDOG1_CLK_ENABLE_OFFSET)
  628. #define MXC_CCM_CCGR3_A7_CLKDIV_PATCH_OFFSET 18
  629. #define MXC_CCM_CCGR3_A7_CLKDIV_PATCH_MASK (3 << MXC_CCM_CCGR3_A7_CLKDIV_PATCH_OFFSET)
  630. #define MXC_CCM_CCGR3_MLB_OFFSET 18
  631. #define MXC_CCM_CCGR3_MLB_MASK (3 << MXC_CCM_CCGR3_MLB_OFFSET)
  632. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_OFFSET 20
  633. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_OFFSET)
  634. #ifndef CONFIG_MX6SX
  635. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_OFFSET 22
  636. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_OFFSET)
  637. #endif
  638. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_OFFSET 24
  639. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_OFFSET)
  640. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_OFFSET 26
  641. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_OFFSET)
  642. /* AXI on i.MX6UL */
  643. #define MXC_CCM_CCGR3_AXI_CLK_OFFSET 28
  644. #define MXC_CCM_CCGR3_AXI_CLK_MASK (3 << MXC_CCM_CCGR3_AXI_CLK_OFFSET)
  645. #define MXC_CCM_CCGR3_OCRAM_OFFSET 28
  646. #define MXC_CCM_CCGR3_OCRAM_MASK (3 << MXC_CCM_CCGR3_OCRAM_OFFSET)
  647. /* GPIO4 on i.MX6UL */
  648. #define MXC_CCM_CCGR3_GPIO4_CLK_OFFSET 30
  649. #define MXC_CCM_CCGR3_GPIO4_CLK_MASK (3 << MXC_CCM_CCGR3_GPIO4_CLK_OFFSET)
  650. #ifndef CONFIG_MX6SX
  651. #define MXC_CCM_CCGR3_OPENVGAXICLK_OFFSET 30
  652. #define MXC_CCM_CCGR3_OPENVGAXICLK_MASK (3 << MXC_CCM_CCGR3_OPENVGAXICLK_OFFSET)
  653. #endif
  654. #define MXC_CCM_CCGR4_PCIE_OFFSET 0
  655. #define MXC_CCM_CCGR4_PCIE_MASK (3 << MXC_CCM_CCGR4_PCIE_OFFSET)
  656. /* QSPI2 on i.MX6SX */
  657. #define MXC_CCM_CCGR4_QSPI2_ENFC_OFFSET 10
  658. #define MXC_CCM_CCGR4_QSPI2_ENFC_MASK (3 << MXC_CCM_CCGR4_QSPI2_ENFC_OFFSET)
  659. #define MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_OFFSET 8
  660. #define MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_OFFSET)
  661. #define MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET 12
  662. #define MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET)
  663. #define MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_OFFSET 14
  664. #define MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_OFFSET)
  665. #define MXC_CCM_CCGR4_PWM1_OFFSET 16
  666. #define MXC_CCM_CCGR4_PWM1_MASK (3 << MXC_CCM_CCGR4_PWM1_OFFSET)
  667. #define MXC_CCM_CCGR4_PWM2_OFFSET 18
  668. #define MXC_CCM_CCGR4_PWM2_MASK (3 << MXC_CCM_CCGR4_PWM2_OFFSET)
  669. #define MXC_CCM_CCGR4_PWM3_OFFSET 20
  670. #define MXC_CCM_CCGR4_PWM3_MASK (3 << MXC_CCM_CCGR4_PWM3_OFFSET)
  671. #define MXC_CCM_CCGR4_PWM4_OFFSET 22
  672. #define MXC_CCM_CCGR4_PWM4_MASK (3 << MXC_CCM_CCGR4_PWM4_OFFSET)
  673. #define MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_OFFSET 24
  674. #define MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_OFFSET)
  675. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_OFFSET 26
  676. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_OFFSET)
  677. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_OFFSET 28
  678. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_OFFSET)
  679. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_OFFSET 30
  680. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_OFFSET)
  681. #define MXC_CCM_CCGR5_ROM_OFFSET 0
  682. #define MXC_CCM_CCGR5_ROM_MASK (3 << MXC_CCM_CCGR5_ROM_OFFSET)
  683. #ifndef CONFIG_MX6SX
  684. #define MXC_CCM_CCGR5_SATA_OFFSET 4
  685. #define MXC_CCM_CCGR5_SATA_MASK (3 << MXC_CCM_CCGR5_SATA_OFFSET)
  686. #endif
  687. #define MXC_CCM_CCGR5_SDMA_OFFSET 6
  688. #define MXC_CCM_CCGR5_SDMA_MASK (3 << MXC_CCM_CCGR5_SDMA_OFFSET)
  689. #define MXC_CCM_CCGR5_SPBA_OFFSET 12
  690. #define MXC_CCM_CCGR5_SPBA_MASK (3 << MXC_CCM_CCGR5_SPBA_OFFSET)
  691. #define MXC_CCM_CCGR5_SPDIF_OFFSET 14
  692. #define MXC_CCM_CCGR5_SPDIF_MASK (3 << MXC_CCM_CCGR5_SPDIF_OFFSET)
  693. #define MXC_CCM_CCGR5_SSI1_OFFSET 18
  694. #define MXC_CCM_CCGR5_SSI1_MASK (3 << MXC_CCM_CCGR5_SSI1_OFFSET)
  695. #define MXC_CCM_CCGR5_SSI2_OFFSET 20
  696. #define MXC_CCM_CCGR5_SSI2_MASK (3 << MXC_CCM_CCGR5_SSI2_OFFSET)
  697. #define MXC_CCM_CCGR5_SSI3_OFFSET 22
  698. #define MXC_CCM_CCGR5_SSI3_MASK (3 << MXC_CCM_CCGR5_SSI3_OFFSET)
  699. #define MXC_CCM_CCGR5_UART_OFFSET 24
  700. #define MXC_CCM_CCGR5_UART_MASK (3 << MXC_CCM_CCGR5_UART_OFFSET)
  701. #define MXC_CCM_CCGR5_UART_SERIAL_OFFSET 26
  702. #define MXC_CCM_CCGR5_UART_SERIAL_MASK (3 << MXC_CCM_CCGR5_UART_SERIAL_OFFSET)
  703. #ifdef CONFIG_MX6SX
  704. #define MXC_CCM_CCGR5_SAI1_OFFSET 20
  705. #define MXC_CCM_CCGR5_SAI1_MASK (3 << MXC_CCM_CCGR5_SAI1_OFFSET)
  706. #define MXC_CCM_CCGR5_SAI2_OFFSET 30
  707. #define MXC_CCM_CCGR5_SAI2_MASK (3 << MXC_CCM_CCGR5_SAI2_OFFSET)
  708. #endif
  709. /* PRG_CLK0 exists on i.MX6QP */
  710. #define MXC_CCM_CCGR6_PRG_CLK0_MASK (3 << 24)
  711. #define MXC_CCM_CCGR6_USBOH3_OFFSET 0
  712. #define MXC_CCM_CCGR6_USBOH3_MASK (3 << MXC_CCM_CCGR6_USBOH3_OFFSET)
  713. #define MXC_CCM_CCGR6_USDHC1_OFFSET 2
  714. #define MXC_CCM_CCGR6_USDHC1_MASK (3 << MXC_CCM_CCGR6_USDHC1_OFFSET)
  715. #define MXC_CCM_CCGR6_USDHC2_OFFSET 4
  716. #define MXC_CCM_CCGR6_USDHC2_MASK (3 << MXC_CCM_CCGR6_USDHC2_OFFSET)
  717. /* GPMI/BCH on i.MX6UL */
  718. #define MXC_CCM_CCGR6_BCH_OFFSET 6
  719. #define MXC_CCM_CCGR6_BCH_MASK (3 << MXC_CCM_CCGR6_BCH_OFFSET)
  720. #define MXC_CCM_CCGR6_GPMI_OFFSET 8
  721. #define MXC_CCM_CCGR6_GPMI_MASK (3 << MXC_CCM_CCGR6_GPMI_OFFSET)
  722. #define MXC_CCM_CCGR6_USDHC3_OFFSET 6
  723. #define MXC_CCM_CCGR6_USDHC3_MASK (3 << MXC_CCM_CCGR6_USDHC3_OFFSET)
  724. #define MXC_CCM_CCGR6_USDHC4_OFFSET 8
  725. #define MXC_CCM_CCGR6_USDHC4_MASK (3 << MXC_CCM_CCGR6_USDHC4_OFFSET)
  726. #define MXC_CCM_CCGR6_EMI_SLOW_OFFSET 10
  727. #define MXC_CCM_CCGR6_EMI_SLOW_MASK (3 << MXC_CCM_CCGR6_EMI_SLOW_OFFSET)
  728. /* The following *CCGR6* exist only i.MX6SX */
  729. #define MXC_CCM_CCGR6_PWM8_OFFSET 16
  730. #define MXC_CCM_CCGR6_PWM8_MASK (3 << MXC_CCM_CCGR6_PWM8_OFFSET)
  731. #define MXC_CCM_CCGR6_VADC_OFFSET 20
  732. #define MXC_CCM_CCGR6_VADC_MASK (3 << MXC_CCM_CCGR6_VADC_OFFSET)
  733. #define MXC_CCM_CCGR6_GIS_OFFSET 22
  734. #define MXC_CCM_CCGR6_GIS_MASK (3 << MXC_CCM_CCGR6_GIS_OFFSET)
  735. #define MXC_CCM_CCGR6_I2C4_OFFSET 24
  736. #define MXC_CCM_CCGR6_I2C4_MASK (3 << MXC_CCM_CCGR6_I2C4_OFFSET)
  737. #define MXC_CCM_CCGR6_PWM5_OFFSET 26
  738. #define MXC_CCM_CCGR6_PWM5_MASK (3 << MXC_CCM_CCGR6_PWM5_OFFSET)
  739. #define MXC_CCM_CCGR6_PWM6_OFFSET 28
  740. #define MXC_CCM_CCGR6_PWM6_MASK (3 << MXC_CCM_CCGR6_PWM6_OFFSET)
  741. #define MXC_CCM_CCGR6_PWM7_OFFSET 30
  742. #define MXC_CCM_CCGR6_PWM7_MASK (3 << MXC_CCM_CCGR6_PWM7_OFFSET)
  743. /* The two does not exist on i.MX6SX */
  744. #define MXC_CCM_CCGR6_VDOAXICLK_OFFSET 12
  745. #define MXC_CCM_CCGR6_VDOAXICLK_MASK (3 << MXC_CCM_CCGR6_VDOAXICLK_OFFSET)
  746. #define BM_ANADIG_PLL_SYS_LOCK 0x80000000
  747. #define BP_ANADIG_PLL_SYS_RSVD0 20
  748. #define BM_ANADIG_PLL_SYS_RSVD0 0x7FF00000
  749. #define BF_ANADIG_PLL_SYS_RSVD0(v) \
  750. (((v) << 20) & BM_ANADIG_PLL_SYS_RSVD0)
  751. #define BM_ANADIG_PLL_SYS_PLL_SEL 0x00080000
  752. #define BM_ANADIG_PLL_SYS_LVDS_24MHZ_SEL 0x00040000
  753. #define BM_ANADIG_PLL_SYS_LVDS_SEL 0x00020000
  754. #define BM_ANADIG_PLL_SYS_BYPASS 0x00010000
  755. #define BP_ANADIG_PLL_SYS_BYPASS_CLK_SRC 14
  756. #define BM_ANADIG_PLL_SYS_BYPASS_CLK_SRC 0x0000C000
  757. #define BF_ANADIG_PLL_SYS_BYPASS_CLK_SRC(v) \
  758. (((v) << 14) & BM_ANADIG_PLL_SYS_BYPASS_CLK_SRC)
  759. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__OSC_24M 0x0
  760. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__ANACLK_1 0x1
  761. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__ANACLK_2 0x2
  762. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__XOR 0x3
  763. #define BM_ANADIG_PLL_SYS_ENABLE 0x00002000
  764. #define BM_ANADIG_PLL_SYS_POWERDOWN 0x00001000
  765. #define BM_ANADIG_PLL_SYS_HOLD_RING_OFF 0x00000800
  766. #define BM_ANADIG_PLL_SYS_DOUBLE_CP 0x00000400
  767. #define BM_ANADIG_PLL_SYS_HALF_CP 0x00000200
  768. #define BM_ANADIG_PLL_SYS_DOUBLE_LF 0x00000100
  769. #define BM_ANADIG_PLL_SYS_HALF_LF 0x00000080
  770. #define BP_ANADIG_PLL_SYS_DIV_SELECT 0
  771. #define BM_ANADIG_PLL_SYS_DIV_SELECT 0x0000007F
  772. #define BF_ANADIG_PLL_SYS_DIV_SELECT(v) \
  773. (((v) << 0) & BM_ANADIG_PLL_SYS_DIV_SELECT)
  774. #define BM_ANADIG_USB1_PLL_480_CTRL_LOCK 0x80000000
  775. #define BP_ANADIG_USB1_PLL_480_CTRL_RSVD1 17
  776. #define BM_ANADIG_USB1_PLL_480_CTRL_RSVD1 0x7FFE0000
  777. #define BF_ANADIG_USB1_PLL_480_CTRL_RSVD1(v) \
  778. (((v) << 17) & BM_ANADIG_USB1_PLL_480_CTRL_RSVD1)
  779. #define BM_ANADIG_USB1_PLL_480_CTRL_BYPASS 0x00010000
  780. #define BP_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC 14
  781. #define BM_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC 0x0000C000
  782. #define BF_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC(v) \
  783. (((v) << 14) & BM_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC)
  784. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__OSC_24M 0x0
  785. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__ANACLK_1 0x1
  786. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__ANACLK_2 0x2
  787. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__XOR 0x3
  788. #define BM_ANADIG_USB1_PLL_480_CTRL_ENABLE 0x00002000
  789. #define BM_ANADIG_USB1_PLL_480_CTRL_POWER 0x00001000
  790. #define BM_ANADIG_USB1_PLL_480_CTRL_HOLD_RING_OFF 0x00000800
  791. #define BM_ANADIG_USB1_PLL_480_CTRL_DOUBLE_CP 0x00000400
  792. #define BM_ANADIG_USB1_PLL_480_CTRL_HALF_CP 0x00000200
  793. #define BM_ANADIG_USB1_PLL_480_CTRL_DOUBLE_LF 0x00000100
  794. #define BM_ANADIG_USB1_PLL_480_CTRL_HALF_LF 0x00000080
  795. #define BM_ANADIG_USB1_PLL_480_CTRL_EN_USB_CLKS 0x00000040
  796. #define BM_ANADIG_USB1_PLL_480_CTRL_RSVD0 0x00000020
  797. #define BP_ANADIG_USB1_PLL_480_CTRL_CONTROL0 2
  798. #define BM_ANADIG_USB1_PLL_480_CTRL_CONTROL0 0x0000001C
  799. #define BF_ANADIG_USB1_PLL_480_CTRL_CONTROL0(v) \
  800. (((v) << 2) & BM_ANADIG_USB1_PLL_480_CTRL_CONTROL0)
  801. #define BP_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT 0
  802. #define BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT 0x00000003
  803. #define BF_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT(v) \
  804. (((v) << 0) & BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT)
  805. #define BM_ANADIG_PLL_528_LOCK 0x80000000
  806. #define BP_ANADIG_PLL_528_RSVD1 19
  807. #define BM_ANADIG_PLL_528_RSVD1 0x7FF80000
  808. #define BF_ANADIG_PLL_528_RSVD1(v) \
  809. (((v) << 19) & BM_ANADIG_PLL_528_RSVD1)
  810. #define BM_ANADIG_PLL_528_PFD_OFFSET_EN 0x00040000
  811. #define BM_ANADIG_PLL_528_DITHER_ENABLE 0x00020000
  812. #define BM_ANADIG_PLL_528_BYPASS 0x00010000
  813. #define BP_ANADIG_PLL_528_BYPASS_CLK_SRC 14
  814. #define BM_ANADIG_PLL_528_BYPASS_CLK_SRC 0x0000C000
  815. #define BF_ANADIG_PLL_528_BYPASS_CLK_SRC(v) \
  816. (((v) << 14) & BM_ANADIG_PLL_528_BYPASS_CLK_SRC)
  817. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__OSC_24M 0x0
  818. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__ANACLK_1 0x1
  819. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__ANACLK_2 0x2
  820. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__XOR 0x3
  821. #define BM_ANADIG_PLL_528_ENABLE 0x00002000
  822. #define BM_ANADIG_PLL_528_POWERDOWN 0x00001000
  823. #define BM_ANADIG_PLL_528_HOLD_RING_OFF 0x00000800
  824. #define BM_ANADIG_PLL_528_DOUBLE_CP 0x00000400
  825. #define BM_ANADIG_PLL_528_HALF_CP 0x00000200
  826. #define BM_ANADIG_PLL_528_DOUBLE_LF 0x00000100
  827. #define BM_ANADIG_PLL_528_HALF_LF 0x00000080
  828. #define BP_ANADIG_PLL_528_RSVD0 1
  829. #define BM_ANADIG_PLL_528_RSVD0 0x0000007E
  830. #define BF_ANADIG_PLL_528_RSVD0(v) \
  831. (((v) << 1) & BM_ANADIG_PLL_528_RSVD0)
  832. #define BM_ANADIG_PLL_528_DIV_SELECT 0x00000001
  833. #define BP_ANADIG_PLL_528_SS_STOP 16
  834. #define BM_ANADIG_PLL_528_SS_STOP 0xFFFF0000
  835. #define BF_ANADIG_PLL_528_SS_STOP(v) \
  836. (((v) << 16) & BM_ANADIG_PLL_528_SS_STOP)
  837. #define BM_ANADIG_PLL_528_SS_ENABLE 0x00008000
  838. #define BP_ANADIG_PLL_528_SS_STEP 0
  839. #define BM_ANADIG_PLL_528_SS_STEP 0x00007FFF
  840. #define BF_ANADIG_PLL_528_SS_STEP(v) \
  841. (((v) << 0) & BM_ANADIG_PLL_528_SS_STEP)
  842. #define BP_ANADIG_PLL_528_NUM_RSVD0 30
  843. #define BM_ANADIG_PLL_528_NUM_RSVD0 0xC0000000
  844. #define BF_ANADIG_PLL_528_NUM_RSVD0(v) \
  845. (((v) << 30) & BM_ANADIG_PLL_528_NUM_RSVD0)
  846. #define BP_ANADIG_PLL_528_NUM_A 0
  847. #define BM_ANADIG_PLL_528_NUM_A 0x3FFFFFFF
  848. #define BF_ANADIG_PLL_528_NUM_A(v) \
  849. (((v) << 0) & BM_ANADIG_PLL_528_NUM_A)
  850. #define BP_ANADIG_PLL_528_DENOM_RSVD0 30
  851. #define BM_ANADIG_PLL_528_DENOM_RSVD0 0xC0000000
  852. #define BF_ANADIG_PLL_528_DENOM_RSVD0(v) \
  853. (((v) << 30) & BM_ANADIG_PLL_528_DENOM_RSVD0)
  854. #define BP_ANADIG_PLL_528_DENOM_B 0
  855. #define BM_ANADIG_PLL_528_DENOM_B 0x3FFFFFFF
  856. #define BF_ANADIG_PLL_528_DENOM_B(v) \
  857. (((v) << 0) & BM_ANADIG_PLL_528_DENOM_B)
  858. #define BM_ANADIG_PLL_AUDIO_LOCK 0x80000000
  859. #define BP_ANADIG_PLL_AUDIO_RSVD0 22
  860. #define BM_ANADIG_PLL_AUDIO_RSVD0 0x7FC00000
  861. #define BF_ANADIG_PLL_AUDIO_RSVD0(v) \
  862. (((v) << 22) & BM_ANADIG_PLL_AUDIO_RSVD0)
  863. #define BM_ANADIG_PLL_AUDIO_SSC_EN 0x00200000
  864. #define BP_ANADIG_PLL_AUDIO_TEST_DIV_SELECT 19
  865. #define BM_ANADIG_PLL_AUDIO_TEST_DIV_SELECT 0x00180000
  866. #define BF_ANADIG_PLL_AUDIO_TEST_DIV_SELECT(v) \
  867. (((v) << 19) & BM_ANADIG_PLL_AUDIO_TEST_DIV_SELECT)
  868. #define BM_ANADIG_PLL_AUDIO_PFD_OFFSET_EN 0x00040000
  869. #define BM_ANADIG_PLL_AUDIO_DITHER_ENABLE 0x00020000
  870. #define BM_ANADIG_PLL_AUDIO_BYPASS 0x00010000
  871. #define BP_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC 14
  872. #define BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC 0x0000C000
  873. #define BF_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC(v) \
  874. (((v) << 14) & BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC)
  875. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__OSC_24M 0x0
  876. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__ANACLK_1 0x1
  877. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__ANACLK_2 0x2
  878. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__XOR 0x3
  879. #define BM_ANADIG_PLL_AUDIO_ENABLE 0x00002000
  880. #define BM_ANADIG_PLL_AUDIO_POWERDOWN 0x00001000
  881. #define BM_ANADIG_PLL_AUDIO_HOLD_RING_OFF 0x00000800
  882. #define BM_ANADIG_PLL_AUDIO_DOUBLE_CP 0x00000400
  883. #define BM_ANADIG_PLL_AUDIO_HALF_CP 0x00000200
  884. #define BM_ANADIG_PLL_AUDIO_DOUBLE_LF 0x00000100
  885. #define BM_ANADIG_PLL_AUDIO_HALF_LF 0x00000080
  886. #define BP_ANADIG_PLL_AUDIO_DIV_SELECT 0
  887. #define BM_ANADIG_PLL_AUDIO_DIV_SELECT 0x0000007F
  888. #define BF_ANADIG_PLL_AUDIO_DIV_SELECT(v) \
  889. (((v) << 0) & BM_ANADIG_PLL_AUDIO_DIV_SELECT)
  890. #define BP_ANADIG_PLL_AUDIO_NUM_RSVD0 30
  891. #define BM_ANADIG_PLL_AUDIO_NUM_RSVD0 0xC0000000
  892. #define BF_ANADIG_PLL_AUDIO_NUM_RSVD0(v) \
  893. (((v) << 30) & BM_ANADIG_PLL_AUDIO_NUM_RSVD0)
  894. #define BP_ANADIG_PLL_AUDIO_NUM_A 0
  895. #define BM_ANADIG_PLL_AUDIO_NUM_A 0x3FFFFFFF
  896. #define BF_ANADIG_PLL_AUDIO_NUM_A(v) \
  897. (((v) << 0) & BM_ANADIG_PLL_AUDIO_NUM_A)
  898. #define BP_ANADIG_PLL_AUDIO_DENOM_RSVD0 30
  899. #define BM_ANADIG_PLL_AUDIO_DENOM_RSVD0 0xC0000000
  900. #define BF_ANADIG_PLL_AUDIO_DENOM_RSVD0(v) \
  901. (((v) << 30) & BM_ANADIG_PLL_AUDIO_DENOM_RSVD0)
  902. #define BP_ANADIG_PLL_AUDIO_DENOM_B 0
  903. #define BM_ANADIG_PLL_AUDIO_DENOM_B 0x3FFFFFFF
  904. #define BF_ANADIG_PLL_AUDIO_DENOM_B(v) \
  905. (((v) << 0) & BM_ANADIG_PLL_AUDIO_DENOM_B)
  906. #define BM_ANADIG_PLL_VIDEO_LOCK 0x80000000
  907. #define BP_ANADIG_PLL_VIDEO_RSVD0 22
  908. #define BM_ANADIG_PLL_VIDEO_RSVD0 0x7FC00000
  909. #define BF_ANADIG_PLL_VIDEO_RSVD0(v) \
  910. (((v) << 22) & BM_ANADIG_PLL_VIDEO_RSVD0)
  911. #define BM_ANADIG_PLL_VIDEO_SSC_EN 0x00200000
  912. #define BP_ANADIG_PLL_VIDEO_POST_DIV_SELECT 19
  913. #define BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT 0x00180000
  914. #define BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(v) \
  915. (((v) << 19) & BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT)
  916. #define BM_ANADIG_PLL_VIDEO_PFD_OFFSET_EN 0x00040000
  917. #define BM_ANADIG_PLL_VIDEO_DITHER_ENABLE 0x00020000
  918. #define BM_ANADIG_PLL_VIDEO_BYPASS 0x00010000
  919. #define BP_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC 14
  920. #define BM_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC 0x0000C000
  921. #define BF_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC(v) \
  922. (((v) << 14) & BM_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC)
  923. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__OSC_24M 0x0
  924. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__ANACLK_1 0x1
  925. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__ANACLK_2 0x2
  926. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__XOR 0x3
  927. #define BM_ANADIG_PLL_VIDEO_ENABLE 0x00002000
  928. #define BM_ANADIG_PLL_VIDEO_POWERDOWN 0x00001000
  929. #define BM_ANADIG_PLL_VIDEO_HOLD_RING_OFF 0x00000800
  930. #define BM_ANADIG_PLL_VIDEO_DOUBLE_CP 0x00000400
  931. #define BM_ANADIG_PLL_VIDEO_HALF_CP 0x00000200
  932. #define BM_ANADIG_PLL_VIDEO_DOUBLE_LF 0x00000100
  933. #define BM_ANADIG_PLL_VIDEO_HALF_LF 0x00000080
  934. #define BP_ANADIG_PLL_VIDEO_DIV_SELECT 0
  935. #define BM_ANADIG_PLL_VIDEO_DIV_SELECT 0x0000007F
  936. #define BF_ANADIG_PLL_VIDEO_DIV_SELECT(v) \
  937. (((v) << 0) & BM_ANADIG_PLL_VIDEO_DIV_SELECT)
  938. #define BP_ANADIG_PLL_VIDEO_NUM_RSVD0 30
  939. #define BM_ANADIG_PLL_VIDEO_NUM_RSVD0 0xC0000000
  940. #define BF_ANADIG_PLL_VIDEO_NUM_RSVD0(v) \
  941. (((v) << 30) & BM_ANADIG_PLL_VIDEO_NUM_RSVD0)
  942. #define BP_ANADIG_PLL_VIDEO_NUM_A 0
  943. #define BM_ANADIG_PLL_VIDEO_NUM_A 0x3FFFFFFF
  944. #define BF_ANADIG_PLL_VIDEO_NUM_A(v) \
  945. (((v) << 0) & BM_ANADIG_PLL_VIDEO_NUM_A)
  946. #define BP_ANADIG_PLL_VIDEO_DENOM_RSVD0 30
  947. #define BM_ANADIG_PLL_VIDEO_DENOM_RSVD0 0xC0000000
  948. #define BF_ANADIG_PLL_VIDEO_DENOM_RSVD0(v) \
  949. (((v) << 30) & BM_ANADIG_PLL_VIDEO_DENOM_RSVD0)
  950. #define BP_ANADIG_PLL_VIDEO_DENOM_B 0
  951. #define BM_ANADIG_PLL_VIDEO_DENOM_B 0x3FFFFFFF
  952. #define BF_ANADIG_PLL_VIDEO_DENOM_B(v) \
  953. (((v) << 0) & BM_ANADIG_PLL_VIDEO_DENOM_B)
  954. #define BM_ANADIG_PLL_ENET_LOCK 0x80000000
  955. #define BP_ANADIG_PLL_ENET_RSVD1 21
  956. #define BM_ANADIG_PLL_ENET_RSVD1 0x7FE00000
  957. #define BF_ANADIG_PLL_ENET_RSVD1(v) \
  958. (((v) << 21) & BM_ANADIG_PLL_ENET_RSVD1)
  959. #define BM_ANADIG_PLL_ENET_REF_25M_ENABLE 0x00200000
  960. #define BM_ANADIG_PLL_ENET_ENABLE_SATA 0x00100000
  961. #define BM_ANADIG_PLL_ENET_ENABLE_PCIE 0x00080000
  962. #define BM_ANADIG_PLL_ENET_PFD_OFFSET_EN 0x00040000
  963. #define BM_ANADIG_PLL_ENET_DITHER_ENABLE 0x00020000
  964. #define BM_ANADIG_PLL_ENET_BYPASS 0x00010000
  965. #define BP_ANADIG_PLL_ENET_BYPASS_CLK_SRC 14
  966. #define BM_ANADIG_PLL_ENET_BYPASS_CLK_SRC 0x0000C000
  967. #define BF_ANADIG_PLL_ENET_BYPASS_CLK_SRC(v) \
  968. (((v) << 14) & BM_ANADIG_PLL_ENET_BYPASS_CLK_SRC)
  969. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__OSC_24M 0x0
  970. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__ANACLK_1 0x1
  971. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__ANACLK_2 0x2
  972. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__XOR 0x3
  973. #define BM_ANADIG_PLL_ENET_ENABLE 0x00002000
  974. #define BM_ANADIG_PLL_ENET_POWERDOWN 0x00001000
  975. #define BM_ANADIG_PLL_ENET_HOLD_RING_OFF 0x00000800
  976. #define BM_ANADIG_PLL_ENET_DOUBLE_CP 0x00000400
  977. #define BM_ANADIG_PLL_ENET_HALF_CP 0x00000200
  978. #define BM_ANADIG_PLL_ENET_DOUBLE_LF 0x00000100
  979. #define BM_ANADIG_PLL_ENET_HALF_LF 0x00000080
  980. #define BP_ANADIG_PLL_ENET_RSVD0 2
  981. #define BM_ANADIG_PLL_ENET_RSVD0 0x0000007C
  982. #define BF_ANADIG_PLL_ENET_RSVD0(v) \
  983. (((v) << 2) & BM_ANADIG_PLL_ENET_RSVD0)
  984. #define BP_ANADIG_PLL_ENET_DIV_SELECT 0
  985. #define BM_ANADIG_PLL_ENET_DIV_SELECT 0x00000003
  986. #define BF_ANADIG_PLL_ENET_DIV_SELECT(v) \
  987. (((v) << 0) & BM_ANADIG_PLL_ENET_DIV_SELECT)
  988. /* ENET2 for i.MX6SX/UL */
  989. #define BM_ANADIG_PLL_ENET2_ENABLE 0x00100000
  990. #define BM_ANADIG_PLL_ENET2_DIV_SELECT 0x0000000C
  991. #define BF_ANADIG_PLL_ENET2_DIV_SELECT(v) \
  992. (((v) << 2) & BM_ANADIG_PLL_ENET2_DIV_SELECT)
  993. #define BM_ANADIG_PFD_480_PFD3_CLKGATE 0x80000000
  994. #define BM_ANADIG_PFD_480_PFD3_STABLE 0x40000000
  995. #define BP_ANADIG_PFD_480_PFD3_FRAC 24
  996. #define BM_ANADIG_PFD_480_PFD3_FRAC 0x3F000000
  997. #define BF_ANADIG_PFD_480_PFD3_FRAC(v) \
  998. (((v) << 24) & BM_ANADIG_PFD_480_PFD3_FRAC)
  999. #define BM_ANADIG_PFD_480_PFD2_CLKGATE 0x00800000
  1000. #define BM_ANADIG_PFD_480_PFD2_STABLE 0x00400000
  1001. #define BP_ANADIG_PFD_480_PFD2_FRAC 16
  1002. #define BM_ANADIG_PFD_480_PFD2_FRAC 0x003F0000
  1003. #define BF_ANADIG_PFD_480_PFD2_FRAC(v) \
  1004. (((v) << 16) & BM_ANADIG_PFD_480_PFD2_FRAC)
  1005. #define BM_ANADIG_PFD_480_PFD1_CLKGATE 0x00008000
  1006. #define BM_ANADIG_PFD_480_PFD1_STABLE 0x00004000
  1007. #define BP_ANADIG_PFD_480_PFD1_FRAC 8
  1008. #define BM_ANADIG_PFD_480_PFD1_FRAC 0x00003F00
  1009. #define BF_ANADIG_PFD_480_PFD1_FRAC(v) \
  1010. (((v) << 8) & BM_ANADIG_PFD_480_PFD1_FRAC)
  1011. #define BM_ANADIG_PFD_480_PFD0_CLKGATE 0x00000080
  1012. #define BM_ANADIG_PFD_480_PFD0_STABLE 0x00000040
  1013. #define BP_ANADIG_PFD_480_PFD0_FRAC 0
  1014. #define BM_ANADIG_PFD_480_PFD0_FRAC 0x0000003F
  1015. #define BF_ANADIG_PFD_480_PFD0_FRAC(v) \
  1016. (((v) << 0) & BM_ANADIG_PFD_480_PFD0_FRAC)
  1017. #define BM_ANADIG_PFD_528_PFD3_CLKGATE 0x80000000
  1018. #define BM_ANADIG_PFD_528_PFD3_STABLE 0x40000000
  1019. #define BP_ANADIG_PFD_528_PFD3_FRAC 24
  1020. #define BM_ANADIG_PFD_528_PFD3_FRAC 0x3F000000
  1021. #define BF_ANADIG_PFD_528_PFD3_FRAC(v) \
  1022. (((v) << 24) & BM_ANADIG_PFD_528_PFD3_FRAC)
  1023. #define BM_ANADIG_PFD_528_PFD2_CLKGATE 0x00800000
  1024. #define BM_ANADIG_PFD_528_PFD2_STABLE 0x00400000
  1025. #define BP_ANADIG_PFD_528_PFD2_FRAC 16
  1026. #define BM_ANADIG_PFD_528_PFD2_FRAC 0x003F0000
  1027. #define BF_ANADIG_PFD_528_PFD2_FRAC(v) \
  1028. (((v) << 16) & BM_ANADIG_PFD_528_PFD2_FRAC)
  1029. #define BM_ANADIG_PFD_528_PFD1_CLKGATE 0x00008000
  1030. #define BM_ANADIG_PFD_528_PFD1_STABLE 0x00004000
  1031. #define BP_ANADIG_PFD_528_PFD1_FRAC 8
  1032. #define BM_ANADIG_PFD_528_PFD1_FRAC 0x00003F00
  1033. #define BF_ANADIG_PFD_528_PFD1_FRAC(v) \
  1034. (((v) << 8) & BM_ANADIG_PFD_528_PFD1_FRAC)
  1035. #define BM_ANADIG_PFD_528_PFD0_CLKGATE 0x00000080
  1036. #define BM_ANADIG_PFD_528_PFD0_STABLE 0x00000040
  1037. #define BP_ANADIG_PFD_528_PFD0_FRAC 0
  1038. #define BM_ANADIG_PFD_528_PFD0_FRAC 0x0000003F
  1039. #define BF_ANADIG_PFD_528_PFD0_FRAC(v) \
  1040. (((v) << 0) & BM_ANADIG_PFD_528_PFD0_FRAC)
  1041. #define BM_ANADIG_ANA_MISC0_REFTOP_SELBIASOFF 0x00000008
  1042. #endif /*__ARCH_ARM_MACH_MX6_CCM_REGS_H__ */