cpu.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * (C) Copyright 2000-2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * CPU specific code
  25. *
  26. * written or collected and sometimes rewritten by
  27. * Magnus Damm <damm@bitsmart.com>
  28. *
  29. * minor modifications by
  30. * Wolfgang Denk <wd@denx.de>
  31. */
  32. #include <common.h>
  33. #include <watchdog.h>
  34. #include <command.h>
  35. #include <asm/cache.h>
  36. #include <ppc4xx.h>
  37. #if defined(CONFIG_440)
  38. #define FREQ_EBC (sys_info.freqEPB)
  39. #else
  40. #define FREQ_EBC (sys_info.freqPLB / sys_info.pllExtBusDiv)
  41. #endif
  42. #if defined(CONFIG_405GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  43. #define PCI_ASYNC
  44. int pci_async_enabled(void)
  45. {
  46. #if defined(CONFIG_405GP)
  47. return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
  48. #endif
  49. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  50. unsigned long val;
  51. mfsdr(sdr_sdstp1, val);
  52. return (val & SDR0_SDSTP1_PAME_MASK);
  53. #endif
  54. }
  55. #endif
  56. #if defined(CONFIG_PCI) && !defined(CONFIG_IOP480) && !defined(CONFIG_405)
  57. int pci_arbiter_enabled(void)
  58. {
  59. #if defined(CONFIG_405GP)
  60. return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
  61. #endif
  62. #if defined(CONFIG_405EP)
  63. return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
  64. #endif
  65. #if defined(CONFIG_440GP)
  66. return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
  67. #endif
  68. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || \
  69. defined(CONFIG_440GR) || defined(CONFIG_440SP) || \
  70. defined(CONFIG_440SPE)
  71. unsigned long val;
  72. mfsdr(sdr_sdstp1, val);
  73. return (val & SDR0_SDSTP1_PAE_MASK);
  74. #endif
  75. }
  76. #endif
  77. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  78. defined(CONFIG_440GX) || defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  79. #define I2C_BOOTROM
  80. int i2c_bootrom_enabled(void)
  81. {
  82. #if defined(CONFIG_405EP)
  83. return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
  84. #endif
  85. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || \
  86. defined(CONFIG_440GR) || defined(CONFIG_440SP) || \
  87. defined(CONFIG_440SPE)
  88. unsigned long val;
  89. mfsdr(sdr_sdcs, val);
  90. return (val & SDR0_SDCS_SDD);
  91. #endif
  92. }
  93. #endif
  94. #if defined(CONFIG_440)
  95. static int do_chip_reset(unsigned long sys0, unsigned long sys1);
  96. #endif
  97. int checkcpu (void)
  98. {
  99. #if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
  100. DECLARE_GLOBAL_DATA_PTR;
  101. uint pvr = get_pvr();
  102. ulong clock = gd->cpu_clk;
  103. char buf[32];
  104. #if !defined(CONFIG_IOP480)
  105. sys_info_t sys_info;
  106. puts ("CPU: ");
  107. get_sys_info(&sys_info);
  108. puts("AMCC PowerPC 4");
  109. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_405EP)
  110. puts("05");
  111. #endif
  112. #if defined(CONFIG_440)
  113. puts("40");
  114. #endif
  115. switch (pvr) {
  116. case PVR_405GP_RB:
  117. puts("GP Rev. B");
  118. break;
  119. case PVR_405GP_RC:
  120. puts("GP Rev. C");
  121. break;
  122. case PVR_405GP_RD:
  123. puts("GP Rev. D");
  124. break;
  125. #ifdef CONFIG_405GP
  126. case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
  127. puts("GP Rev. E");
  128. break;
  129. #endif
  130. case PVR_405CR_RA:
  131. puts("CR Rev. A");
  132. break;
  133. case PVR_405CR_RB:
  134. puts("CR Rev. B");
  135. break;
  136. #ifdef CONFIG_405CR
  137. case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
  138. puts("CR Rev. C");
  139. break;
  140. #endif
  141. case PVR_405GPR_RB:
  142. puts("GPr Rev. B");
  143. break;
  144. case PVR_405EP_RB:
  145. puts("EP Rev. B");
  146. break;
  147. #if defined(CONFIG_440)
  148. case PVR_440GP_RB:
  149. puts("GP Rev. B");
  150. /* See errata 1.12: CHIP_4 */
  151. if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
  152. (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
  153. puts ( "\n\t CPC0_SYSx DCRs corrupted. "
  154. "Resetting chip ...\n");
  155. udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
  156. do_chip_reset ( mfdcr(cpc0_strp0),
  157. mfdcr(cpc0_strp1) );
  158. }
  159. break;
  160. case PVR_440GP_RC:
  161. puts("GP Rev. C");
  162. break;
  163. case PVR_440GX_RA:
  164. puts("GX Rev. A");
  165. break;
  166. case PVR_440GX_RB:
  167. puts("GX Rev. B");
  168. break;
  169. case PVR_440GX_RC:
  170. puts("GX Rev. C");
  171. break;
  172. case PVR_440GX_RF:
  173. puts("GX Rev. F");
  174. break;
  175. case PVR_440EP_RA:
  176. puts("EP Rev. A");
  177. break;
  178. #ifdef CONFIG_440EP
  179. case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
  180. puts("EP Rev. B");
  181. break;
  182. #endif /* CONFIG_440EP */
  183. #ifdef CONFIG_440GR
  184. case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
  185. puts("GR Rev. A");
  186. break;
  187. #endif /* CONFIG_440GR */
  188. #endif /* CONFIG_440 */
  189. case PVR_440SP_RA:
  190. puts("SP Rev. A");
  191. break;
  192. case PVR_440SP_RB:
  193. puts("SP Rev. B");
  194. break;
  195. case PVR_440SPe_RA:
  196. puts("SPe 3GA533C");
  197. break;
  198. case PVR_440SPe_RB:
  199. puts("SPe 3GB533C");
  200. break;
  201. default:
  202. printf (" UNKNOWN (PVR=%08x)", pvr);
  203. break;
  204. }
  205. printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
  206. sys_info.freqPLB / 1000000,
  207. sys_info.freqPLB / sys_info.pllOpbDiv / 1000000,
  208. FREQ_EBC / 1000000);
  209. #if defined(I2C_BOOTROM)
  210. printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
  211. #endif
  212. #if defined(CONFIG_PCI)
  213. printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
  214. #endif
  215. #if defined(PCI_ASYNC)
  216. if (pci_async_enabled()) {
  217. printf (", PCI async ext clock used");
  218. } else {
  219. printf (", PCI sync clock at %lu MHz",
  220. sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
  221. }
  222. #endif
  223. #if defined(CONFIG_PCI)
  224. putc('\n');
  225. #endif
  226. #if defined(CONFIG_405EP)
  227. printf (" 16 kB I-Cache 16 kB D-Cache");
  228. #elif defined(CONFIG_440)
  229. printf (" 32 kB I-Cache 32 kB D-Cache");
  230. #else
  231. printf (" 16 kB I-Cache %d kB D-Cache",
  232. ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
  233. #endif
  234. #endif /* !defined(CONFIG_IOP480) */
  235. #if defined(CONFIG_IOP480)
  236. printf ("PLX IOP480 (PVR=%08x)", pvr);
  237. printf (" at %s MHz:", strmhz(buf, clock));
  238. printf (" %u kB I-Cache", 4);
  239. printf (" %u kB D-Cache", 2);
  240. #endif
  241. #endif /* !defined(CONFIG_405) */
  242. putc ('\n');
  243. return 0;
  244. }
  245. /* ------------------------------------------------------------------------- */
  246. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  247. {
  248. #if defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)
  249. /*give reset to BCSR*/
  250. *(unsigned char*)(CFG_BCSR_BASE | 0x06) = 0x09;
  251. #else
  252. /*
  253. * Initiate system reset in debug control register DBCR
  254. */
  255. __asm__ __volatile__("lis 3, 0x3000" ::: "r3");
  256. #if defined(CONFIG_440)
  257. __asm__ __volatile__("mtspr 0x134, 3");
  258. #else
  259. __asm__ __volatile__("mtspr 0x3f2, 3");
  260. #endif
  261. #endif/* defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)*/
  262. return 1;
  263. }
  264. #if defined(CONFIG_440)
  265. static int do_chip_reset (unsigned long sys0, unsigned long sys1)
  266. {
  267. /* Changes to cpc0_sys0 and cpc0_sys1 require chip
  268. * reset.
  269. */
  270. mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
  271. mtdcr (cpc0_sys0, sys0);
  272. mtdcr (cpc0_sys1, sys1);
  273. mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
  274. mtspr (dbcr0, 0x20000000); /* Reset the chip */
  275. return 1;
  276. }
  277. #endif
  278. /*
  279. * Get timebase clock frequency
  280. */
  281. unsigned long get_tbclk (void)
  282. {
  283. #if !defined(CONFIG_IOP480)
  284. sys_info_t sys_info;
  285. get_sys_info(&sys_info);
  286. return (sys_info.freqProcessor);
  287. #else
  288. return (66000000);
  289. #endif
  290. }
  291. #if defined(CONFIG_WATCHDOG)
  292. void
  293. watchdog_reset(void)
  294. {
  295. int re_enable = disable_interrupts();
  296. reset_4xx_watchdog();
  297. if (re_enable) enable_interrupts();
  298. }
  299. void
  300. reset_4xx_watchdog(void)
  301. {
  302. /*
  303. * Clear TSR(WIS) bit
  304. */
  305. mtspr(tsr, 0x40000000);
  306. }
  307. #endif /* CONFIG_WATCHDOG */