rockchip_sdhci.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112
  1. /*
  2. * (C) Copyright 2016 Fuzhou Rockchip Electronics Co., Ltd
  3. *
  4. * Rockchip SD Host Controller Interface
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <dt-structs.h>
  11. #include <libfdt.h>
  12. #include <malloc.h>
  13. #include <mapmem.h>
  14. #include <sdhci.h>
  15. #include <clk.h>
  16. DECLARE_GLOBAL_DATA_PTR;
  17. /* 400KHz is max freq for card ID etc. Use that as min */
  18. #define EMMC_MIN_FREQ 400000
  19. struct rockchip_sdhc_plat {
  20. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  21. struct dtd_rockchip_rk3399_sdhci_5_1 dtplat;
  22. #endif
  23. struct mmc_config cfg;
  24. struct mmc mmc;
  25. };
  26. struct rockchip_sdhc {
  27. struct sdhci_host host;
  28. void *base;
  29. };
  30. static int arasan_sdhci_probe(struct udevice *dev)
  31. {
  32. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  33. struct rockchip_sdhc_plat *plat = dev_get_platdata(dev);
  34. struct rockchip_sdhc *prv = dev_get_priv(dev);
  35. struct sdhci_host *host = &prv->host;
  36. int max_frequency, ret;
  37. struct clk clk;
  38. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  39. struct dtd_rockchip_rk3399_sdhci_5_1 *dtplat = &plat->dtplat;
  40. host->name = dev->name;
  41. host->ioaddr = map_sysmem(dtplat->reg[0], dtplat->reg[1]);
  42. max_frequency = dtplat->max_frequency;
  43. ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &clk);
  44. #else
  45. max_frequency = dev_read_u32_default(dev, "max-frequency", 0);
  46. ret = clk_get_by_index(dev, 0, &clk);
  47. #endif
  48. if (!ret) {
  49. ret = clk_set_rate(&clk, max_frequency);
  50. if (IS_ERR_VALUE(ret))
  51. printf("%s clk set rate fail!\n", __func__);
  52. } else {
  53. printf("%s fail to get clk\n", __func__);
  54. }
  55. host->quirks = SDHCI_QUIRK_WAIT_SEND_CMD;
  56. host->max_clk = max_frequency;
  57. ret = sdhci_setup_cfg(&plat->cfg, host, 0, EMMC_MIN_FREQ);
  58. host->mmc = &plat->mmc;
  59. if (ret)
  60. return ret;
  61. host->mmc->priv = &prv->host;
  62. host->mmc->dev = dev;
  63. upriv->mmc = host->mmc;
  64. return sdhci_probe(dev);
  65. }
  66. static int arasan_sdhci_ofdata_to_platdata(struct udevice *dev)
  67. {
  68. #if !CONFIG_IS_ENABLED(OF_PLATDATA)
  69. struct sdhci_host *host = dev_get_priv(dev);
  70. host->name = dev->name;
  71. host->ioaddr = dev_read_addr_ptr(dev);
  72. #endif
  73. return 0;
  74. }
  75. static int rockchip_sdhci_bind(struct udevice *dev)
  76. {
  77. struct rockchip_sdhc_plat *plat = dev_get_platdata(dev);
  78. return sdhci_bind(dev, &plat->mmc, &plat->cfg);
  79. }
  80. static const struct udevice_id arasan_sdhci_ids[] = {
  81. { .compatible = "arasan,sdhci-5.1" },
  82. { }
  83. };
  84. U_BOOT_DRIVER(arasan_sdhci_drv) = {
  85. .name = "rockchip_rk3399_sdhci_5_1",
  86. .id = UCLASS_MMC,
  87. .of_match = arasan_sdhci_ids,
  88. .ofdata_to_platdata = arasan_sdhci_ofdata_to_platdata,
  89. .ops = &sdhci_ops,
  90. .bind = rockchip_sdhci_bind,
  91. .probe = arasan_sdhci_probe,
  92. .priv_auto_alloc_size = sizeof(struct rockchip_sdhc),
  93. .platdata_auto_alloc_size = sizeof(struct rockchip_sdhc_plat),
  94. };