start.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  9. *
  10. *
  11. * The processor starts at 0x00000100 and the code is executed
  12. * from flash. The code is organized to be at an other address
  13. * in memory, but as long we don't jump around before relocating,
  14. * board_init lies at a quite high address and when the cpu has
  15. * jumped there, everything is ok.
  16. * This works because the cpu gives the FLASH (CS0) the whole
  17. * address space at startup, and board_init lies as a echo of
  18. * the flash somewhere up there in the memory map.
  19. *
  20. * board_init will change CS0 to be positioned at the correct
  21. * address and (s)dram will be positioned at address 0
  22. */
  23. #include <asm-offsets.h>
  24. #include <config.h>
  25. #include <mpc8xx.h>
  26. #include <version.h>
  27. #define CONFIG_8xx 1 /* needed for Linux kernel header files */
  28. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  29. #include <ppc_asm.tmpl>
  30. #include <ppc_defs.h>
  31. #include <asm/cache.h>
  32. #include <asm/mmu.h>
  33. #include <asm/u-boot.h>
  34. /* We don't want the MMU yet.
  35. */
  36. #undef MSR_KERNEL
  37. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  38. /*
  39. * Set up GOT: Global Offset Table
  40. *
  41. * Use r12 to access the GOT
  42. */
  43. START_GOT
  44. GOT_ENTRY(_GOT2_TABLE_)
  45. GOT_ENTRY(_FIXUP_TABLE_)
  46. GOT_ENTRY(_start)
  47. GOT_ENTRY(_start_of_vectors)
  48. GOT_ENTRY(_end_of_vectors)
  49. GOT_ENTRY(transfer_to_handler)
  50. GOT_ENTRY(__init_end)
  51. GOT_ENTRY(__bss_end)
  52. GOT_ENTRY(__bss_start)
  53. END_GOT
  54. /*
  55. * r3 - 1st arg to board_init(): IMMP pointer
  56. * r4 - 2nd arg to board_init(): boot flag
  57. */
  58. .text
  59. .long 0x27051956 /* U-Boot Magic Number */
  60. .globl version_string
  61. version_string:
  62. .ascii U_BOOT_VERSION_STRING, "\0"
  63. . = EXC_OFF_SYS_RESET
  64. .globl _start
  65. _start:
  66. lis r3, CONFIG_SYS_IMMR@h /* position IMMR */
  67. mtspr 638, r3
  68. /* Initialize machine status; enable machine check interrupt */
  69. /*----------------------------------------------------------------------*/
  70. li r3, MSR_KERNEL /* Set ME, RI flags */
  71. mtmsr r3
  72. mtspr SRR1, r3 /* Make SRR1 match MSR */
  73. mfspr r3, ICR /* clear Interrupt Cause Register */
  74. /* Initialize debug port registers */
  75. /*----------------------------------------------------------------------*/
  76. xor r0, r0, r0 /* Clear R0 */
  77. mtspr LCTRL1, r0 /* Initialize debug port regs */
  78. mtspr LCTRL2, r0
  79. mtspr COUNTA, r0
  80. mtspr COUNTB, r0
  81. /* Reset the caches */
  82. /*----------------------------------------------------------------------*/
  83. mfspr r3, IC_CST /* Clear error bits */
  84. mfspr r3, DC_CST
  85. lis r3, IDC_UNALL@h /* Unlock all */
  86. mtspr IC_CST, r3
  87. mtspr DC_CST, r3
  88. lis r3, IDC_INVALL@h /* Invalidate all */
  89. mtspr IC_CST, r3
  90. mtspr DC_CST, r3
  91. lis r3, IDC_DISABLE@h /* Disable data cache */
  92. mtspr DC_CST, r3
  93. #if !defined(CONFIG_SYS_DELAYED_ICACHE)
  94. /* On IP860 and PCU E,
  95. * we cannot enable IC yet
  96. */
  97. lis r3, IDC_ENABLE@h /* Enable instruction cache */
  98. #endif
  99. mtspr IC_CST, r3
  100. /* invalidate all tlb's */
  101. /*----------------------------------------------------------------------*/
  102. tlbia
  103. isync
  104. /*
  105. * Calculate absolute address in FLASH and jump there
  106. *----------------------------------------------------------------------*/
  107. lis r3, CONFIG_SYS_MONITOR_BASE@h
  108. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  109. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  110. mtlr r3
  111. blr
  112. in_flash:
  113. /* initialize some SPRs that are hard to access from C */
  114. /*----------------------------------------------------------------------*/
  115. lis r3, CONFIG_SYS_IMMR@h /* pass IMMR as arg1 to C routine */
  116. ori r1, r3, CONFIG_SYS_INIT_SP_OFFSET /* set up the stack in internal DPRAM */
  117. /* Note: R0 is still 0 here */
  118. stwu r0, -4(r1) /* clear final stack frame so that */
  119. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  120. /*
  121. * Disable serialized ifetch and show cycles
  122. * (i.e. set processor to normal mode).
  123. * This is also a silicon bug workaround, see errata
  124. */
  125. li r2, 0x0007
  126. mtspr ICTRL, r2
  127. /* Set up debug mode entry */
  128. lis r2, CONFIG_SYS_DER@h
  129. ori r2, r2, CONFIG_SYS_DER@l
  130. mtspr DER, r2
  131. /* let the C-code set up the rest */
  132. /* */
  133. /* Be careful to keep code relocatable ! */
  134. /*----------------------------------------------------------------------*/
  135. GET_GOT /* initialize GOT access */
  136. /* r3: IMMR */
  137. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  138. bl board_init_f /* run 1st part of board init code (from Flash) */
  139. /* NOTREACHED - board_init_f() does not return */
  140. .globl _start_of_vectors
  141. _start_of_vectors:
  142. /* Machine check */
  143. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  144. /* Data Storage exception. "Never" generated on the 860. */
  145. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  146. /* Instruction Storage exception. "Never" generated on the 860. */
  147. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  148. /* External Interrupt exception. */
  149. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  150. /* Alignment exception. */
  151. . = 0x600
  152. Alignment:
  153. EXCEPTION_PROLOG(SRR0, SRR1)
  154. mfspr r4,DAR
  155. stw r4,_DAR(r21)
  156. mfspr r5,DSISR
  157. stw r5,_DSISR(r21)
  158. addi r3,r1,STACK_FRAME_OVERHEAD
  159. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  160. /* Program check exception */
  161. . = 0x700
  162. ProgramCheck:
  163. EXCEPTION_PROLOG(SRR0, SRR1)
  164. addi r3,r1,STACK_FRAME_OVERHEAD
  165. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  166. MSR_KERNEL, COPY_EE)
  167. /* No FPU on MPC8xx. This exception is not supposed to happen.
  168. */
  169. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  170. /* I guess we could implement decrementer, and may have
  171. * to someday for timekeeping.
  172. */
  173. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  174. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  175. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  176. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  177. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  178. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  179. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  180. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  181. * for all unimplemented and illegal instructions.
  182. */
  183. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  184. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  185. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  186. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  187. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  188. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  189. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  190. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  191. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  192. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  193. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  194. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  195. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  196. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  197. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  198. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  199. .globl _end_of_vectors
  200. _end_of_vectors:
  201. . = 0x2000
  202. /*
  203. * This code finishes saving the registers to the exception frame
  204. * and jumps to the appropriate handler for the exception.
  205. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  206. */
  207. .globl transfer_to_handler
  208. transfer_to_handler:
  209. stw r22,_NIP(r21)
  210. lis r22,MSR_POW@h
  211. andc r23,r23,r22
  212. stw r23,_MSR(r21)
  213. SAVE_GPR(7, r21)
  214. SAVE_4GPRS(8, r21)
  215. SAVE_8GPRS(12, r21)
  216. SAVE_8GPRS(24, r21)
  217. mflr r23
  218. andi. r24,r23,0x3f00 /* get vector offset */
  219. stw r24,TRAP(r21)
  220. li r22,0
  221. stw r22,RESULT(r21)
  222. mtspr SPRG2,r22 /* r1 is now kernel sp */
  223. lwz r24,0(r23) /* virtual address of handler */
  224. lwz r23,4(r23) /* where to go when done */
  225. mtspr SRR0,r24
  226. mtspr SRR1,r20
  227. mtlr r23
  228. SYNC
  229. rfi /* jump to handler, enable MMU */
  230. int_return:
  231. mfmsr r28 /* Disable interrupts */
  232. li r4,0
  233. ori r4,r4,MSR_EE
  234. andc r28,r28,r4
  235. SYNC /* Some chip revs need this... */
  236. mtmsr r28
  237. SYNC
  238. lwz r2,_CTR(r1)
  239. lwz r0,_LINK(r1)
  240. mtctr r2
  241. mtlr r0
  242. lwz r2,_XER(r1)
  243. lwz r0,_CCR(r1)
  244. mtspr XER,r2
  245. mtcrf 0xFF,r0
  246. REST_10GPRS(3, r1)
  247. REST_10GPRS(13, r1)
  248. REST_8GPRS(23, r1)
  249. REST_GPR(31, r1)
  250. lwz r2,_NIP(r1) /* Restore environment */
  251. lwz r0,_MSR(r1)
  252. mtspr SRR0,r2
  253. mtspr SRR1,r0
  254. lwz r0,GPR0(r1)
  255. lwz r2,GPR2(r1)
  256. lwz r1,GPR1(r1)
  257. SYNC
  258. rfi
  259. /* Cache functions.
  260. */
  261. .globl icache_enable
  262. icache_enable:
  263. SYNC
  264. lis r3, IDC_INVALL@h
  265. mtspr IC_CST, r3
  266. lis r3, IDC_ENABLE@h
  267. mtspr IC_CST, r3
  268. blr
  269. .globl icache_disable
  270. icache_disable:
  271. SYNC
  272. lis r3, IDC_DISABLE@h
  273. mtspr IC_CST, r3
  274. blr
  275. .globl icache_status
  276. icache_status:
  277. mfspr r3, IC_CST
  278. srwi r3, r3, 31 /* >>31 => select bit 0 */
  279. blr
  280. .globl dcache_enable
  281. dcache_enable:
  282. #if 0
  283. SYNC
  284. #endif
  285. #if 1
  286. lis r3, 0x0400 /* Set cache mode with MMU off */
  287. mtspr MD_CTR, r3
  288. #endif
  289. lis r3, IDC_INVALL@h
  290. mtspr DC_CST, r3
  291. #if 0
  292. lis r3, DC_SFWT@h
  293. mtspr DC_CST, r3
  294. #endif
  295. lis r3, IDC_ENABLE@h
  296. mtspr DC_CST, r3
  297. blr
  298. .globl dcache_disable
  299. dcache_disable:
  300. SYNC
  301. lis r3, IDC_DISABLE@h
  302. mtspr DC_CST, r3
  303. lis r3, IDC_INVALL@h
  304. mtspr DC_CST, r3
  305. blr
  306. .globl dcache_status
  307. dcache_status:
  308. mfspr r3, DC_CST
  309. srwi r3, r3, 31 /* >>31 => select bit 0 */
  310. blr
  311. .globl dc_read
  312. dc_read:
  313. mtspr DC_ADR, r3
  314. mfspr r3, DC_DAT
  315. blr
  316. /*
  317. * unsigned int get_immr (unsigned int mask)
  318. *
  319. * return (mask ? (IMMR & mask) : IMMR);
  320. */
  321. .globl get_immr
  322. get_immr:
  323. mr r4,r3 /* save mask */
  324. mfspr r3, IMMR /* IMMR */
  325. cmpwi 0,r4,0 /* mask != 0 ? */
  326. beq 4f
  327. and r3,r3,r4 /* IMMR & mask */
  328. 4:
  329. blr
  330. .globl get_pvr
  331. get_pvr:
  332. mfspr r3, PVR
  333. blr
  334. .globl wr_ic_cst
  335. wr_ic_cst:
  336. mtspr IC_CST, r3
  337. blr
  338. .globl rd_ic_cst
  339. rd_ic_cst:
  340. mfspr r3, IC_CST
  341. blr
  342. .globl wr_ic_adr
  343. wr_ic_adr:
  344. mtspr IC_ADR, r3
  345. blr
  346. .globl wr_dc_cst
  347. wr_dc_cst:
  348. mtspr DC_CST, r3
  349. blr
  350. .globl rd_dc_cst
  351. rd_dc_cst:
  352. mfspr r3, DC_CST
  353. blr
  354. .globl wr_dc_adr
  355. wr_dc_adr:
  356. mtspr DC_ADR, r3
  357. blr
  358. /*------------------------------------------------------------------------------*/
  359. /*
  360. * void relocate_code (addr_sp, gd, addr_moni)
  361. *
  362. * This "function" does not return, instead it continues in RAM
  363. * after relocating the monitor code.
  364. *
  365. * r3 = dest
  366. * r4 = src
  367. * r5 = length in bytes
  368. * r6 = cachelinesize
  369. */
  370. .globl relocate_code
  371. relocate_code:
  372. mr r1, r3 /* Set new stack pointer */
  373. mr r9, r4 /* Save copy of Global Data pointer */
  374. mr r10, r5 /* Save copy of Destination Address */
  375. GET_GOT
  376. mr r3, r5 /* Destination Address */
  377. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  378. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  379. lwz r5, GOT(__init_end)
  380. sub r5, r5, r4
  381. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  382. /*
  383. * Fix GOT pointer:
  384. *
  385. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  386. *
  387. * Offset:
  388. */
  389. sub r15, r10, r4
  390. /* First our own GOT */
  391. add r12, r12, r15
  392. /* then the one used by the C code */
  393. add r30, r30, r15
  394. /*
  395. * Now relocate code
  396. */
  397. cmplw cr1,r3,r4
  398. addi r0,r5,3
  399. srwi. r0,r0,2
  400. beq cr1,4f /* In place copy is not necessary */
  401. beq 7f /* Protect against 0 count */
  402. mtctr r0
  403. bge cr1,2f
  404. la r8,-4(r4)
  405. la r7,-4(r3)
  406. 1: lwzu r0,4(r8)
  407. stwu r0,4(r7)
  408. bdnz 1b
  409. b 4f
  410. 2: slwi r0,r0,2
  411. add r8,r4,r0
  412. add r7,r3,r0
  413. 3: lwzu r0,-4(r8)
  414. stwu r0,-4(r7)
  415. bdnz 3b
  416. /*
  417. * Now flush the cache: note that we must start from a cache aligned
  418. * address. Otherwise we might miss one cache line.
  419. */
  420. 4: cmpwi r6,0
  421. add r5,r3,r5
  422. beq 7f /* Always flush prefetch queue in any case */
  423. subi r0,r6,1
  424. andc r3,r3,r0
  425. mr r4,r3
  426. 5: dcbst 0,r4
  427. add r4,r4,r6
  428. cmplw r4,r5
  429. blt 5b
  430. sync /* Wait for all dcbst to complete on bus */
  431. mr r4,r3
  432. 6: icbi 0,r4
  433. add r4,r4,r6
  434. cmplw r4,r5
  435. blt 6b
  436. 7: sync /* Wait for all icbi to complete on bus */
  437. isync
  438. /*
  439. * We are done. Do not return, instead branch to second part of board
  440. * initialization, now running from RAM.
  441. */
  442. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  443. mtlr r0
  444. blr
  445. in_ram:
  446. /*
  447. * Relocation Function, r12 point to got2+0x8000
  448. *
  449. * Adjust got2 pointers, no need to check for 0, this code
  450. * already puts a few entries in the table.
  451. */
  452. li r0,__got2_entries@sectoff@l
  453. la r3,GOT(_GOT2_TABLE_)
  454. lwz r11,GOT(_GOT2_TABLE_)
  455. mtctr r0
  456. sub r11,r3,r11
  457. addi r3,r3,-4
  458. 1: lwzu r0,4(r3)
  459. cmpwi r0,0
  460. beq- 2f
  461. add r0,r0,r11
  462. stw r0,0(r3)
  463. 2: bdnz 1b
  464. /*
  465. * Now adjust the fixups and the pointers to the fixups
  466. * in case we need to move ourselves again.
  467. */
  468. li r0,__fixup_entries@sectoff@l
  469. lwz r3,GOT(_FIXUP_TABLE_)
  470. cmpwi r0,0
  471. mtctr r0
  472. addi r3,r3,-4
  473. beq 4f
  474. 3: lwzu r4,4(r3)
  475. lwzux r0,r4,r11
  476. cmpwi r0,0
  477. add r0,r0,r11
  478. stw r4,0(r3)
  479. beq- 5f
  480. stw r0,0(r4)
  481. 5: bdnz 3b
  482. 4:
  483. clear_bss:
  484. /*
  485. * Now clear BSS segment
  486. */
  487. lwz r3,GOT(__bss_start)
  488. lwz r4,GOT(__bss_end)
  489. cmplw 0, r3, r4
  490. beq 6f
  491. li r0, 0
  492. 5:
  493. stw r0, 0(r3)
  494. addi r3, r3, 4
  495. cmplw 0, r3, r4
  496. bne 5b
  497. 6:
  498. mr r3, r9 /* Global Data pointer */
  499. mr r4, r10 /* Destination Address */
  500. bl board_init_r
  501. /*
  502. * Copy exception vector code to low memory
  503. *
  504. * r3: dest_addr
  505. * r7: source address, r8: end address, r9: target address
  506. */
  507. .globl trap_init
  508. trap_init:
  509. mflr r4 /* save link register */
  510. GET_GOT
  511. lwz r7, GOT(_start)
  512. lwz r8, GOT(_end_of_vectors)
  513. li r9, 0x100 /* reset vector always at 0x100 */
  514. cmplw 0, r7, r8
  515. bgelr /* return if r7>=r8 - just in case */
  516. 1:
  517. lwz r0, 0(r7)
  518. stw r0, 0(r9)
  519. addi r7, r7, 4
  520. addi r9, r9, 4
  521. cmplw 0, r7, r8
  522. bne 1b
  523. /*
  524. * relocate `hdlr' and `int_return' entries
  525. */
  526. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  527. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  528. 2:
  529. bl trap_reloc
  530. addi r7, r7, 0x100 /* next exception vector */
  531. cmplw 0, r7, r8
  532. blt 2b
  533. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  534. bl trap_reloc
  535. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  536. bl trap_reloc
  537. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  538. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  539. 3:
  540. bl trap_reloc
  541. addi r7, r7, 0x100 /* next exception vector */
  542. cmplw 0, r7, r8
  543. blt 3b
  544. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  545. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  546. 4:
  547. bl trap_reloc
  548. addi r7, r7, 0x100 /* next exception vector */
  549. cmplw 0, r7, r8
  550. blt 4b
  551. mtlr r4 /* restore link register */
  552. blr