fsl_corenet2_serdes.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/fsl_serdes.h>
  8. #include <asm/immap_85xx.h>
  9. #include <asm/io.h>
  10. #include <asm/processor.h>
  11. #include <asm/fsl_law.h>
  12. #include <linux/errno.h>
  13. #include <fsl_errata.h>
  14. #include "fsl_corenet2_serdes.h"
  15. #ifdef CONFIG_SYS_FSL_SRDS_1
  16. static u8 serdes1_prtcl_map[SERDES_PRCTL_COUNT];
  17. #endif
  18. #ifdef CONFIG_SYS_FSL_SRDS_2
  19. static u8 serdes2_prtcl_map[SERDES_PRCTL_COUNT];
  20. #endif
  21. #ifdef CONFIG_SYS_FSL_SRDS_3
  22. static u8 serdes3_prtcl_map[SERDES_PRCTL_COUNT];
  23. #endif
  24. #ifdef CONFIG_SYS_FSL_SRDS_4
  25. static u8 serdes4_prtcl_map[SERDES_PRCTL_COUNT];
  26. #endif
  27. #ifdef DEBUG
  28. static const char *serdes_prtcl_str[] = {
  29. [NONE] = "NA",
  30. [PCIE1] = "PCIE1",
  31. [PCIE2] = "PCIE2",
  32. [PCIE3] = "PCIE3",
  33. [PCIE4] = "PCIE4",
  34. [SATA1] = "SATA1",
  35. [SATA2] = "SATA2",
  36. [SRIO1] = "SRIO1",
  37. [SRIO2] = "SRIO2",
  38. [SGMII_FM1_DTSEC1] = "SGMII_FM1_DTSEC1",
  39. [SGMII_FM1_DTSEC2] = "SGMII_FM1_DTSEC2",
  40. [SGMII_FM1_DTSEC3] = "SGMII_FM1_DTSEC3",
  41. [SGMII_FM1_DTSEC4] = "SGMII_FM1_DTSEC4",
  42. [SGMII_FM1_DTSEC5] = "SGMII_FM1_DTSEC5",
  43. [SGMII_FM1_DTSEC6] = "SGMII_FM1_DTSEC6",
  44. [SGMII_FM2_DTSEC1] = "SGMII_FM2_DTSEC1",
  45. [SGMII_FM2_DTSEC2] = "SGMII_FM2_DTSEC2",
  46. [SGMII_FM2_DTSEC3] = "SGMII_FM2_DTSEC3",
  47. [SGMII_FM2_DTSEC4] = "SGMII_FM2_DTSEC4",
  48. [XAUI_FM1] = "XAUI_FM1",
  49. [XAUI_FM2] = "XAUI_FM2",
  50. [AURORA] = "DEBUG",
  51. [CPRI1] = "CPRI1",
  52. [CPRI2] = "CPRI2",
  53. [CPRI3] = "CPRI3",
  54. [CPRI4] = "CPRI4",
  55. [CPRI5] = "CPRI5",
  56. [CPRI6] = "CPRI6",
  57. [CPRI7] = "CPRI7",
  58. [CPRI8] = "CPRI8",
  59. [XAUI_FM1_MAC9] = "XAUI_FM1_MAC9",
  60. [XAUI_FM1_MAC10] = "XAUI_FM1_MAC10",
  61. [XAUI_FM2_MAC9] = "XAUI_FM2_MAC9",
  62. [XAUI_FM2_MAC10] = "XAUI_FM2_MAC10",
  63. [HIGIG_FM1_MAC9] = "HiGig_FM1_MAC9",
  64. [HIGIG_FM1_MAC10] = "HiGig_FM1_MAC10",
  65. [HIGIG_FM2_MAC9] = "HiGig_FM2_MAC9",
  66. [HIGIG_FM2_MAC10] = "HiGig_FM2_MAC10",
  67. [QSGMII_FM1_A] = "QSGMII_FM1_A",
  68. [QSGMII_FM1_B] = "QSGMII_FM1_B",
  69. [QSGMII_FM2_A] = "QSGMII_FM2_A",
  70. [QSGMII_FM2_B] = "QSGMII_FM2_B",
  71. [XFI_FM1_MAC9] = "XFI_FM1_MAC9",
  72. [XFI_FM1_MAC10] = "XFI_FM1_MAC10",
  73. [XFI_FM2_MAC9] = "XFI_FM2_MAC9",
  74. [XFI_FM2_MAC10] = "XFI_FM2_MAC10",
  75. [INTERLAKEN] = "INTERLAKEN",
  76. [QSGMII_SW1_A] = "QSGMII_SW1_A",
  77. [QSGMII_SW1_B] = "QSGMII_SW1_B",
  78. [SGMII_SW1_MAC1] = "SGMII_SW1_MAC1",
  79. [SGMII_SW1_MAC2] = "SGMII_SW1_MAC2",
  80. [SGMII_SW1_MAC3] = "SGMII_SW1_MAC3",
  81. [SGMII_SW1_MAC4] = "SGMII_SW1_MAC4",
  82. [SGMII_SW1_MAC5] = "SGMII_SW1_MAC5",
  83. [SGMII_SW1_MAC6] = "SGMII_SW1_MAC6",
  84. };
  85. #endif
  86. int is_serdes_configured(enum srds_prtcl device)
  87. {
  88. int ret = 0;
  89. #ifdef CONFIG_SYS_FSL_SRDS_1
  90. if (!serdes1_prtcl_map[NONE])
  91. fsl_serdes_init();
  92. ret |= serdes1_prtcl_map[device];
  93. #endif
  94. #ifdef CONFIG_SYS_FSL_SRDS_2
  95. if (!serdes2_prtcl_map[NONE])
  96. fsl_serdes_init();
  97. ret |= serdes2_prtcl_map[device];
  98. #endif
  99. #ifdef CONFIG_SYS_FSL_SRDS_3
  100. if (!serdes3_prtcl_map[NONE])
  101. fsl_serdes_init();
  102. ret |= serdes3_prtcl_map[device];
  103. #endif
  104. #ifdef CONFIG_SYS_FSL_SRDS_4
  105. if (!serdes4_prtcl_map[NONE])
  106. fsl_serdes_init();
  107. ret |= serdes4_prtcl_map[device];
  108. #endif
  109. return !!ret;
  110. }
  111. int serdes_get_first_lane(u32 sd, enum srds_prtcl device)
  112. {
  113. const ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  114. u32 cfg = in_be32(&gur->rcwsr[4]);
  115. int i;
  116. switch (sd) {
  117. #ifdef CONFIG_SYS_FSL_SRDS_1
  118. case FSL_SRDS_1:
  119. cfg &= FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
  120. cfg >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
  121. break;
  122. #endif
  123. #ifdef CONFIG_SYS_FSL_SRDS_2
  124. case FSL_SRDS_2:
  125. cfg &= FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
  126. cfg >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
  127. break;
  128. #endif
  129. #ifdef CONFIG_SYS_FSL_SRDS_3
  130. case FSL_SRDS_3:
  131. cfg &= FSL_CORENET2_RCWSR4_SRDS3_PRTCL;
  132. cfg >>= FSL_CORENET2_RCWSR4_SRDS3_PRTCL_SHIFT;
  133. break;
  134. #endif
  135. #ifdef CONFIG_SYS_FSL_SRDS_4
  136. case FSL_SRDS_4:
  137. cfg &= FSL_CORENET2_RCWSR4_SRDS4_PRTCL;
  138. cfg >>= FSL_CORENET2_RCWSR4_SRDS4_PRTCL_SHIFT;
  139. break;
  140. #endif
  141. default:
  142. printf("invalid SerDes%d\n", sd);
  143. break;
  144. }
  145. /* Is serdes enabled at all? */
  146. if (unlikely(cfg == 0))
  147. return -ENODEV;
  148. for (i = 0; i < SRDS_MAX_LANES; i++) {
  149. if (serdes_get_prtcl(sd, cfg, i) == device)
  150. return i;
  151. }
  152. return -ENODEV;
  153. }
  154. #define BC3_SHIFT 9
  155. #define DC3_SHIFT 6
  156. #define FC3_SHIFT 0
  157. #define BC2_SHIFT 19
  158. #define DC2_SHIFT 16
  159. #define FC2_SHIFT 10
  160. #define BC1_SHIFT 29
  161. #define DC1_SHIFT 26
  162. #define FC1_SHIFT 20
  163. #define BC_MASK 0x1
  164. #define DC_MASK 0x7
  165. #define FC_MASK 0x3F
  166. #define FUSE_VAL_MASK 0x00000003
  167. #define FUSE_VAL_SHIFT 30
  168. #define CR0_DCBIAS_SHIFT 5
  169. #define CR1_FCAP_SHIFT 15
  170. #define CR1_BCAP_SHIFT 29
  171. #define FCAP_MASK 0x001F8000
  172. #define BCAP_MASK 0x20000000
  173. #define BCAP_OVD_MASK 0x10000000
  174. #define BYP_CAL_MASK 0x02000000
  175. void serdes_init(u32 sd, u32 sd_addr, u32 sd_prctl_mask, u32 sd_prctl_shift,
  176. u8 serdes_prtcl_map[SERDES_PRCTL_COUNT])
  177. {
  178. ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  179. u32 cfg;
  180. int lane;
  181. if (serdes_prtcl_map[NONE])
  182. return;
  183. memset(serdes_prtcl_map, 0, sizeof(u8) * SERDES_PRCTL_COUNT);
  184. #ifdef CONFIG_SYS_FSL_ERRATUM_A007186
  185. struct ccsr_sfp_regs __iomem *sfp_regs =
  186. (struct ccsr_sfp_regs __iomem *)(CONFIG_SYS_SFP_ADDR);
  187. u32 pll_num, pll_status, bc, dc, fc, pll_cr_upd, pll_cr0, pll_cr1;
  188. u32 bc_status, fc_status, dc_status, pll_sr2;
  189. serdes_corenet_t __iomem *srds_regs = (void *)sd_addr;
  190. u32 sfp_spfr0, sel;
  191. #endif
  192. cfg = in_be32(&gur->rcwsr[4]) & sd_prctl_mask;
  193. /* Erratum A-007186
  194. * Freescale Scratch Pad Fuse Register n (SFP_FSPFR0)
  195. * The workaround requires factory pre-set SerDes calibration values to be
  196. * read from a fuse block(Freescale Scratch Pad Fuse Register SFP_FSPFR0)
  197. * These values have been shown to work across the
  198. * entire temperature range for all SerDes. These values are then written into
  199. * the SerDes registers to calibrate the SerDes PLL.
  200. *
  201. * This workaround for the protocols and rates that only have the Ring VCO.
  202. */
  203. #ifdef CONFIG_SYS_FSL_ERRATUM_A007186
  204. sfp_spfr0 = in_be32(&sfp_regs->fsl_spfr0);
  205. debug("A007186: sfp_spfr0= %x\n", sfp_spfr0);
  206. sel = (sfp_spfr0 >> FUSE_VAL_SHIFT) & FUSE_VAL_MASK;
  207. if (has_erratum_a007186() && (sel == 0x01 || sel == 0x02)) {
  208. for (pll_num = 0; pll_num < SRDS_MAX_BANK; pll_num++) {
  209. pll_status = in_be32(&srds_regs->bank[pll_num].pllcr0);
  210. debug("A007186: pll_num=%x pllcr0=%x\n",
  211. pll_num, pll_status);
  212. /* STEP 1 */
  213. /* Read factory pre-set SerDes calibration values
  214. * from fuse block(SFP scratch register-sfp_spfr0)
  215. */
  216. switch (pll_status & SRDS_PLLCR0_FRATE_SEL_MASK) {
  217. case SRDS_PLLCR0_FRATE_SEL_3_0:
  218. case SRDS_PLLCR0_FRATE_SEL_3_072:
  219. debug("A007186: 3.0/3.072 protocol rate\n");
  220. bc = (sfp_spfr0 >> BC1_SHIFT) & BC_MASK;
  221. dc = (sfp_spfr0 >> DC1_SHIFT) & DC_MASK;
  222. fc = (sfp_spfr0 >> FC1_SHIFT) & FC_MASK;
  223. break;
  224. case SRDS_PLLCR0_FRATE_SEL_3_125:
  225. debug("A007186: 3.125 protocol rate\n");
  226. bc = (sfp_spfr0 >> BC2_SHIFT) & BC_MASK;
  227. dc = (sfp_spfr0 >> DC2_SHIFT) & DC_MASK;
  228. fc = (sfp_spfr0 >> FC2_SHIFT) & FC_MASK;
  229. break;
  230. case SRDS_PLLCR0_FRATE_SEL_3_75:
  231. debug("A007186: 3.75 protocol rate\n");
  232. bc = (sfp_spfr0 >> BC1_SHIFT) & BC_MASK;
  233. dc = (sfp_spfr0 >> DC1_SHIFT) & DC_MASK;
  234. fc = (sfp_spfr0 >> FC1_SHIFT) & FC_MASK;
  235. break;
  236. default:
  237. continue;
  238. }
  239. /* STEP 2 */
  240. /* Write SRDSxPLLnCR1[11:16] = FC
  241. * Write SRDSxPLLnCR1[2] = BC
  242. */
  243. pll_cr1 = in_be32(&srds_regs->bank[pll_num].pllcr1);
  244. pll_cr_upd = (((bc << CR1_BCAP_SHIFT) & BCAP_MASK) |
  245. ((fc << CR1_FCAP_SHIFT) & FCAP_MASK));
  246. out_be32(&srds_regs->bank[pll_num].pllcr1,
  247. (pll_cr_upd | pll_cr1));
  248. debug("A007186: pll_num=%x Updated PLLCR1=%x\n",
  249. pll_num, (pll_cr_upd | pll_cr1));
  250. /* Write SRDSxPLLnCR0[24:26] = DC
  251. */
  252. pll_cr0 = in_be32(&srds_regs->bank[pll_num].pllcr0);
  253. out_be32(&srds_regs->bank[pll_num].pllcr0,
  254. pll_cr0 | (dc << CR0_DCBIAS_SHIFT));
  255. debug("A007186: pll_num=%x, Updated PLLCR0=%x\n",
  256. pll_num, (pll_cr0 | (dc << CR0_DCBIAS_SHIFT)));
  257. /* Write SRDSxPLLnCR1[3] = 1
  258. * Write SRDSxPLLnCR1[6] = 1
  259. */
  260. pll_cr1 = in_be32(&srds_regs->bank[pll_num].pllcr1);
  261. pll_cr_upd = (BCAP_OVD_MASK | BYP_CAL_MASK);
  262. out_be32(&srds_regs->bank[pll_num].pllcr1,
  263. (pll_cr_upd | pll_cr1));
  264. debug("A007186: pll_num=%x Updated PLLCR1=%x\n",
  265. pll_num, (pll_cr_upd | pll_cr1));
  266. /* STEP 3 */
  267. /* Read the status Registers */
  268. /* Verify SRDSxPLLnSR2[8] = BC */
  269. pll_sr2 = in_be32(&srds_regs->bank[pll_num].pllsr2);
  270. debug("A007186: pll_num=%x pllsr2=%x\n",
  271. pll_num, pll_sr2);
  272. bc_status = (pll_sr2 >> 23) & BC_MASK;
  273. if (bc_status != bc)
  274. debug("BC mismatch\n");
  275. fc_status = (pll_sr2 >> 16) & FC_MASK;
  276. if (fc_status != fc)
  277. debug("FC mismatch\n");
  278. pll_cr0 = in_be32(&srds_regs->bank[pll_num].pllcr0);
  279. out_be32(&srds_regs->bank[pll_num].pllcr0, pll_cr0 |
  280. 0x02000000);
  281. pll_sr2 = in_be32(&srds_regs->bank[pll_num].pllsr2);
  282. dc_status = (pll_sr2 >> 17) & DC_MASK;
  283. if (dc_status != dc)
  284. debug("DC mismatch\n");
  285. pll_cr0 = in_be32(&srds_regs->bank[pll_num].pllcr0);
  286. out_be32(&srds_regs->bank[pll_num].pllcr0, pll_cr0 &
  287. 0xfdffffff);
  288. /* STEP 4 */
  289. /* Wait 750us to verify the PLL is locked
  290. * by checking SRDSxPLLnCR0[8] = 1.
  291. */
  292. udelay(750);
  293. pll_status = in_be32(&srds_regs->bank[pll_num].pllcr0);
  294. debug("A007186: pll_num=%x pllcr0=%x\n",
  295. pll_num, pll_status);
  296. if ((pll_status & SRDS_PLLCR0_PLL_LCK) == 0)
  297. printf("A007186 Serdes PLL not locked\n");
  298. else
  299. debug("A007186 Serdes PLL locked\n");
  300. }
  301. }
  302. #endif
  303. cfg >>= sd_prctl_shift;
  304. printf("Using SERDES%d Protocol: %d (0x%x)\n", sd + 1, cfg, cfg);
  305. if (!is_serdes_prtcl_valid(sd, cfg))
  306. printf("SERDES%d[PRTCL] = 0x%x is not valid\n", sd + 1, cfg);
  307. for (lane = 0; lane < SRDS_MAX_LANES; lane++) {
  308. enum srds_prtcl lane_prtcl = serdes_get_prtcl(sd, cfg, lane);
  309. if (unlikely(lane_prtcl >= SERDES_PRCTL_COUNT))
  310. debug("Unknown SerDes lane protocol %d\n", lane_prtcl);
  311. else
  312. serdes_prtcl_map[lane_prtcl] = 1;
  313. }
  314. /* Set the first element to indicate serdes has been initialized */
  315. serdes_prtcl_map[NONE] = 1;
  316. }
  317. void fsl_serdes_init(void)
  318. {
  319. #ifdef CONFIG_SYS_FSL_SRDS_1
  320. serdes_init(FSL_SRDS_1,
  321. CONFIG_SYS_FSL_CORENET_SERDES_ADDR,
  322. FSL_CORENET2_RCWSR4_SRDS1_PRTCL,
  323. FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT,
  324. serdes1_prtcl_map);
  325. #endif
  326. #ifdef CONFIG_SYS_FSL_SRDS_2
  327. serdes_init(FSL_SRDS_2,
  328. CONFIG_SYS_FSL_CORENET_SERDES_ADDR + FSL_SRDS_2 * 0x1000,
  329. FSL_CORENET2_RCWSR4_SRDS2_PRTCL,
  330. FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT,
  331. serdes2_prtcl_map);
  332. #endif
  333. #ifdef CONFIG_SYS_FSL_SRDS_3
  334. serdes_init(FSL_SRDS_3,
  335. CONFIG_SYS_FSL_CORENET_SERDES_ADDR + FSL_SRDS_3 * 0x1000,
  336. FSL_CORENET2_RCWSR4_SRDS3_PRTCL,
  337. FSL_CORENET2_RCWSR4_SRDS3_PRTCL_SHIFT,
  338. serdes3_prtcl_map);
  339. #endif
  340. #ifdef CONFIG_SYS_FSL_SRDS_4
  341. serdes_init(FSL_SRDS_4,
  342. CONFIG_SYS_FSL_CORENET_SERDES_ADDR + FSL_SRDS_4 * 0x1000,
  343. FSL_CORENET2_RCWSR4_SRDS4_PRTCL,
  344. FSL_CORENET2_RCWSR4_SRDS4_PRTCL_SHIFT,
  345. serdes4_prtcl_map);
  346. #endif
  347. }
  348. const char *serdes_clock_to_string(u32 clock)
  349. {
  350. switch (clock) {
  351. case SRDS_PLLCR0_RFCK_SEL_100:
  352. return "100";
  353. case SRDS_PLLCR0_RFCK_SEL_125:
  354. return "125";
  355. case SRDS_PLLCR0_RFCK_SEL_156_25:
  356. return "156.25";
  357. case SRDS_PLLCR0_RFCK_SEL_161_13:
  358. return "161.1328123";
  359. default:
  360. #if defined(CONFIG_TARGET_T4240QDS) || defined(CONFIG_TARGET_T4160QDS)
  361. return "???";
  362. #else
  363. return "122.88";
  364. #endif
  365. }
  366. }