pinctrl-imx.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * Copyright (C) 2016 Peng Fan <van.freenix@gmail.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <mapmem.h>
  8. #include <linux/io.h>
  9. #include <linux/err.h>
  10. #include <dm.h>
  11. #include <dm/pinctrl.h>
  12. #include "pinctrl-imx.h"
  13. DECLARE_GLOBAL_DATA_PTR;
  14. static int imx_pinctrl_set_state(struct udevice *dev, struct udevice *config)
  15. {
  16. struct imx_pinctrl_priv *priv = dev_get_priv(dev);
  17. struct imx_pinctrl_soc_info *info = priv->info;
  18. int node = dev_of_offset(config);
  19. const struct fdt_property *prop;
  20. u32 *pin_data;
  21. int npins, size, pin_size;
  22. int mux_reg, conf_reg, input_reg, input_val, mux_mode, config_val;
  23. u32 mux_shift = info->mux_mask ? ffs(info->mux_mask) - 1 : 0;
  24. int i, j = 0;
  25. dev_dbg(dev, "%s: %s\n", __func__, config->name);
  26. if (info->flags & SHARE_MUX_CONF_REG)
  27. pin_size = SHARE_FSL_PIN_SIZE;
  28. else
  29. pin_size = FSL_PIN_SIZE;
  30. prop = fdt_getprop(gd->fdt_blob, node, "fsl,pins", &size);
  31. if (!prop) {
  32. dev_err(dev, "No fsl,pins property in node %s\n", config->name);
  33. return -EINVAL;
  34. }
  35. if (!size || size % pin_size) {
  36. dev_err(dev, "Invalid fsl,pins property in node %s\n",
  37. config->name);
  38. return -EINVAL;
  39. }
  40. pin_data = devm_kzalloc(dev, size, 0);
  41. if (!pin_data)
  42. return -ENOMEM;
  43. if (fdtdec_get_int_array(gd->fdt_blob, node, "fsl,pins",
  44. pin_data, size >> 2)) {
  45. dev_err(dev, "Error reading pin data.\n");
  46. devm_kfree(dev, pin_data);
  47. return -EINVAL;
  48. }
  49. npins = size / pin_size;
  50. /*
  51. * Refer to linux documentation for details:
  52. * Documentation/devicetree/bindings/pinctrl/fsl,imx-pinctrl.txt
  53. */
  54. for (i = 0; i < npins; i++) {
  55. mux_reg = pin_data[j++];
  56. if (!(info->flags & ZERO_OFFSET_VALID) && !mux_reg)
  57. mux_reg = -1;
  58. if (info->flags & SHARE_MUX_CONF_REG) {
  59. conf_reg = mux_reg;
  60. } else {
  61. conf_reg = pin_data[j++];
  62. if (!(info->flags & ZERO_OFFSET_VALID) && !conf_reg)
  63. conf_reg = -1;
  64. }
  65. if ((mux_reg == -1) || (conf_reg == -1)) {
  66. dev_err(dev, "Error mux_reg or conf_reg\n");
  67. devm_kfree(dev, pin_data);
  68. return -EINVAL;
  69. }
  70. input_reg = pin_data[j++];
  71. mux_mode = pin_data[j++];
  72. input_val = pin_data[j++];
  73. config_val = pin_data[j++];
  74. dev_dbg(dev, "mux_reg 0x%x, conf_reg 0x%x, input_reg 0x%x, "
  75. "mux_mode 0x%x, input_val 0x%x, config_val 0x%x\n",
  76. mux_reg, conf_reg, input_reg, mux_mode, input_val,
  77. config_val);
  78. if (config_val & IMX_PAD_SION)
  79. mux_mode |= IOMUXC_CONFIG_SION;
  80. config_val &= ~IMX_PAD_SION;
  81. /* Set Mux */
  82. if (info->flags & SHARE_MUX_CONF_REG) {
  83. clrsetbits_le32(info->base + mux_reg, info->mux_mask,
  84. mux_mode << mux_shift);
  85. } else {
  86. writel(mux_mode, info->base + mux_reg);
  87. }
  88. dev_dbg(dev, "write mux: offset 0x%x val 0x%x\n", mux_reg,
  89. mux_mode);
  90. /*
  91. * Set select input
  92. *
  93. * If the select input value begins with 0xff, it's a quirky
  94. * select input and the value should be interpreted as below.
  95. * 31 23 15 7 0
  96. * | 0xff | shift | width | select |
  97. * It's used to work around the problem that the select
  98. * input for some pin is not implemented in the select
  99. * input register but in some general purpose register.
  100. * We encode the select input value, width and shift of
  101. * the bit field into input_val cell of pin function ID
  102. * in device tree, and then decode them here for setting
  103. * up the select input bits in general purpose register.
  104. */
  105. if (input_val >> 24 == 0xff) {
  106. u32 val = input_val;
  107. u8 select = val & 0xff;
  108. u8 width = (val >> 8) & 0xff;
  109. u8 shift = (val >> 16) & 0xff;
  110. u32 mask = ((1 << width) - 1) << shift;
  111. /*
  112. * The input_reg[i] here is actually some IOMUXC general
  113. * purpose register, not regular select input register.
  114. */
  115. val = readl(info->base + input_reg);
  116. val &= ~mask;
  117. val |= select << shift;
  118. writel(val, info->base + input_reg);
  119. } else if (input_reg) {
  120. /*
  121. * Regular select input register can never be at offset
  122. * 0, and we only print register value for regular case.
  123. */
  124. if (info->input_sel_base)
  125. writel(input_val, info->input_sel_base +
  126. input_reg);
  127. else
  128. writel(input_val, info->base + input_reg);
  129. dev_dbg(dev, "select_input: offset 0x%x val 0x%x\n",
  130. input_reg, input_val);
  131. }
  132. /* Set config */
  133. if (!(config_val & IMX_NO_PAD_CTL)) {
  134. if (info->flags & SHARE_MUX_CONF_REG) {
  135. clrsetbits_le32(info->base + conf_reg,
  136. ~info->mux_mask, config_val);
  137. } else {
  138. writel(config_val, info->base + conf_reg);
  139. }
  140. dev_dbg(dev, "write config: offset 0x%x val 0x%x\n",
  141. conf_reg, config_val);
  142. }
  143. }
  144. devm_kfree(dev, pin_data);
  145. return 0;
  146. }
  147. const struct pinctrl_ops imx_pinctrl_ops = {
  148. .set_state = imx_pinctrl_set_state,
  149. };
  150. int imx_pinctrl_probe(struct udevice *dev,
  151. struct imx_pinctrl_soc_info *info)
  152. {
  153. struct imx_pinctrl_priv *priv = dev_get_priv(dev);
  154. int node = dev_of_offset(dev), ret;
  155. struct fdtdec_phandle_args arg;
  156. fdt_addr_t addr;
  157. fdt_size_t size;
  158. if (!info) {
  159. dev_err(dev, "wrong pinctrl info\n");
  160. return -EINVAL;
  161. }
  162. priv->dev = dev;
  163. priv->info = info;
  164. addr = fdtdec_get_addr_size(gd->fdt_blob, dev_of_offset(dev), "reg",
  165. &size);
  166. if (addr == FDT_ADDR_T_NONE)
  167. return -EINVAL;
  168. info->base = map_sysmem(addr, size);
  169. if (!info->base)
  170. return -ENOMEM;
  171. priv->info = info;
  172. info->mux_mask = fdtdec_get_int(gd->fdt_blob, node, "fsl,mux_mask", 0);
  173. /*
  174. * Refer to linux documentation for details:
  175. * Documentation/devicetree/bindings/pinctrl/fsl,imx7d-pinctrl.txt
  176. */
  177. if (fdtdec_get_bool(gd->fdt_blob, node, "fsl,input-sel")) {
  178. ret = fdtdec_parse_phandle_with_args(gd->fdt_blob,
  179. node, "fsl,input-sel",
  180. NULL, 0, 0, &arg);
  181. if (ret) {
  182. dev_err(dev, "iomuxc fsl,input-sel property not found\n");
  183. return -EINVAL;
  184. }
  185. addr = fdtdec_get_addr_size(gd->fdt_blob, arg.node, "reg",
  186. &size);
  187. if (addr == FDT_ADDR_T_NONE)
  188. return -EINVAL;
  189. info->input_sel_base = map_sysmem(addr, size);
  190. if (!info->input_sel_base)
  191. return -ENOMEM;
  192. }
  193. dev_dbg(dev, "initialized IMX pinctrl driver\n");
  194. return 0;
  195. }
  196. int imx_pinctrl_remove(struct udevice *dev)
  197. {
  198. struct imx_pinctrl_priv *priv = dev_get_priv(dev);
  199. struct imx_pinctrl_soc_info *info = priv->info;
  200. if (info->input_sel_base)
  201. unmap_sysmem(info->input_sel_base);
  202. if (info->base)
  203. unmap_sysmem(info->base);
  204. return 0;
  205. }