omap.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Authors:
  6. * Aneesh V <aneesh@ti.com>
  7. * Sricharan R <r.sricharan@ti.com>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef _OMAP5_H_
  28. #define _OMAP5_H_
  29. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  30. #include <asm/types.h>
  31. #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
  32. /*
  33. * L4 Peripherals - L4 Wakeup and L4 Core now
  34. */
  35. #define OMAP54XX_L4_CORE_BASE 0x4A000000
  36. #define OMAP54XX_L4_WKUP_BASE 0x4Ae00000
  37. #define OMAP54XX_L4_PER_BASE 0x48000000
  38. #define OMAP54XX_DRAM_ADDR_SPACE_START 0x80000000
  39. #define OMAP54XX_DRAM_ADDR_SPACE_END 0xD0000000
  40. #define DRAM_ADDR_SPACE_START OMAP54XX_DRAM_ADDR_SPACE_START
  41. #define DRAM_ADDR_SPACE_END OMAP54XX_DRAM_ADDR_SPACE_END
  42. /* CONTROL */
  43. #define CTRL_BASE (OMAP54XX_L4_CORE_BASE + 0x2000)
  44. #define CONTROL_PADCONF_CORE (CTRL_BASE + 0x0800)
  45. #define CONTROL_PADCONF_WKUP (OMAP54XX_L4_WKUP_BASE + 0xc800)
  46. /* LPDDR2 IO regs. To be verified */
  47. #define LPDDR2_IO_REGS_BASE 0x4A100638
  48. /* CONTROL_ID_CODE */
  49. #define CONTROL_ID_CODE (CTRL_BASE + 0x204)
  50. /* To be verified */
  51. #define OMAP5_CONTROL_ID_CODE_ES1_0 0x0B85202F
  52. /* STD_FUSE_PROD_ID_1 */
  53. #define STD_FUSE_PROD_ID_1 (CTRL_BASE + 0x218)
  54. #define PROD_ID_1_SILICON_TYPE_SHIFT 16
  55. #define PROD_ID_1_SILICON_TYPE_MASK (3 << 16)
  56. /* UART */
  57. #define UART1_BASE (OMAP54XX_L4_PER_BASE + 0x6a000)
  58. #define UART2_BASE (OMAP54XX_L4_PER_BASE + 0x6c000)
  59. #define UART3_BASE (OMAP54XX_L4_PER_BASE + 0x20000)
  60. /* General Purpose Timers */
  61. #define GPT1_BASE (OMAP54XX_L4_WKUP_BASE + 0x18000)
  62. #define GPT2_BASE (OMAP54XX_L4_PER_BASE + 0x32000)
  63. #define GPT3_BASE (OMAP54XX_L4_PER_BASE + 0x34000)
  64. /* Watchdog Timer2 - MPU watchdog */
  65. #define WDT2_BASE (OMAP54XX_L4_WKUP_BASE + 0x14000)
  66. /* 32KTIMER */
  67. #define SYNC_32KTIMER_BASE (OMAP54XX_L4_WKUP_BASE + 0x4000)
  68. /* GPMC */
  69. #define OMAP54XX_GPMC_BASE 0x50000000
  70. /* SYSTEM CONTROL MODULE */
  71. #define SYSCTRL_GENERAL_CORE_BASE 0x4A002000
  72. /*
  73. * Hardware Register Details
  74. */
  75. /* Watchdog Timer */
  76. #define WD_UNLOCK1 0xAAAA
  77. #define WD_UNLOCK2 0x5555
  78. /* GP Timer */
  79. #define TCLR_ST (0x1 << 0)
  80. #define TCLR_AR (0x1 << 1)
  81. #define TCLR_PRE (0x1 << 5)
  82. /*
  83. * PRCM
  84. */
  85. /* PRM */
  86. #define PRM_BASE 0x4AE06000
  87. #define PRM_DEVICE_BASE (PRM_BASE + 0x1B00)
  88. #define PRM_RSTCTRL PRM_DEVICE_BASE
  89. #define PRM_RSTCTRL_RESET 0x01
  90. /* Control Module */
  91. #define LDOSRAM_ACTMODE_VSET_IN_MASK (0x1F << 5)
  92. #define LDOSRAM_VOLT_CTRL_OVERRIDE 0x0401040f
  93. #define CONTROL_EFUSE_1_OVERRIDE 0x1C4D0110
  94. #define CONTROL_EFUSE_2_OVERRIDE 0x00084000
  95. /* LPDDR2 IO regs */
  96. #define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C
  97. #define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E
  98. #define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN 0x7C7C7C7C
  99. #define LPDDR2IO_GR10_WD_MASK (3 << 17)
  100. #define CONTROL_LPDDR2IO_3_VAL 0xA0888C00
  101. /* CONTROL_EFUSE_2 */
  102. #define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000
  103. #define MMC1_PWRDNZ (1 << 26)
  104. #define MMC1_PBIASLITE_PWRDNZ (1 << 22)
  105. #define MMC1_PBIASLITE_VMODE (1 << 21)
  106. #ifndef __ASSEMBLY__
  107. struct s32ktimer {
  108. unsigned char res[0x10];
  109. unsigned int s32k_cr; /* 0x10 */
  110. };
  111. #define OMAP5_IOREGS_BASE 0x4A002DA0
  112. struct omap5_sys_ctrl_regs {
  113. u32 control_paconf_global; /* 0x4A002DA0 */
  114. u32 control_paconf_mode; /* 0x4A002DA4 */
  115. u32 control_smart1io_padconf_0; /* 0x4A002DA8 */
  116. u32 control_smart1io_padconf_1; /* 0x4A002DAC */
  117. u32 control_smart1io_padconf_2; /* 0x4A002DB0 */
  118. u32 control_smart2io_padconf_0; /* 0x4A002DB4 */
  119. u32 control_smart2io_padconf_1; /* 0x4A002DB8 */
  120. u32 control_smart2io_padconf_2; /* 0x4A002DBC */
  121. u32 control_smart3io_padconf_0; /* 0x4A002DC0 */
  122. u32 control_smart3io_padconf_1; /* 0x4A002DC4 */
  123. u32 pad1[14];
  124. u32 control_pbias; /* 0x4A002E00 */
  125. u32 control_i2c_0; /* 0x4A002E04 */
  126. u32 control_camera_rx; /* 0x4A002E08 */
  127. u32 control_hdmi_tx_phy; /* 0x4A002E0C */
  128. u32 control_uniportm; /* 0x4A002E10 */
  129. u32 control_dsiphy; /* 0x4A002E14 */
  130. u32 control_mcbsplp; /* 0x4A002E18 */
  131. u32 control_usb2phycore; /* 0x4A002E1C */
  132. u32 control_hdmi_1; /*0x4A002E20*/
  133. u32 control_hsi; /*0x4A002E24*/
  134. u32 pad2[2];
  135. u32 control_ddr3ch1_0; /*0x4A002E30*/
  136. u32 control_ddr3ch2_0; /*0x4A002E34*/
  137. u32 control_ddrch1_0; /*0x4A002E38*/
  138. u32 control_ddrch1_1; /*0x4A002E3C*/
  139. u32 control_ddrch2_0; /*0x4A002E40*/
  140. u32 control_ddrch2_1; /*0x4A002E44*/
  141. u32 control_lpddr2ch1_0; /*0x4A002E48*/
  142. u32 control_lpddr2ch1_1; /*0x4A002E4C*/
  143. u32 control_ddrio_0; /*0x4A002E50*/
  144. u32 control_ddrio_1; /*0x4A002E54*/
  145. u32 control_ddrio_2; /*0x4A002E58*/
  146. u32 control_hyst_1; /*0x4A002E5C*/
  147. u32 control_usbb_hsic_control; /*0x4A002E60*/
  148. u32 control_c2c; /*0x4A002E64*/
  149. u32 control_core_control_spare_rw; /*0x4A002E68*/
  150. u32 control_core_control_spare_r; /*0x4A002E6C*/
  151. u32 control_core_control_spare_r_c0; /*0x4A002E70*/
  152. u32 control_srcomp_north_side; /*0x4A002E74*/
  153. u32 control_srcomp_south_side; /*0x4A002E78*/
  154. u32 control_srcomp_east_side; /*0x4A002E7C*/
  155. u32 control_srcomp_west_side; /*0x4A002E80*/
  156. u32 control_srcomp_code_latch; /*0x4A002E84*/
  157. u32 pad3[3680198];
  158. u32 control_smart1nopmio_padconf_0; /* 0x4AE0CDA0 */
  159. u32 control_smart1nopmio_padconf_1; /* 0x4AE0CDA4 */
  160. u32 control_padconf_mode; /* 0x4AE0CDA8 */
  161. u32 control_xtal_oscillator; /* 0x4AE0CDAC */
  162. u32 control_i2c_2; /* 0x4AE0CDB0 */
  163. u32 control_ckobuffer; /* 0x4AE0CDB4 */
  164. u32 control_wkup_control_spare_rw; /* 0x4AE0CDB8 */
  165. u32 control_wkup_control_spare_r; /* 0x4AE0CDBC */
  166. u32 control_wkup_control_spare_r_c0; /* 0x4AE0CDC0 */
  167. u32 control_srcomp_east_side_wkup; /* 0x4AE0CDC4 */
  168. u32 control_efuse_1; /* 0x4AE0CDC8 */
  169. u32 control_efuse_2; /* 0x4AE0CDCC */
  170. u32 control_efuse_3; /* 0x4AE0CDD0 */
  171. u32 control_efuse_4; /* 0x4AE0CDD4 */
  172. u32 control_efuse_5; /* 0x4AE0CDD8 */
  173. u32 control_efuse_6; /* 0x4AE0CDDC */
  174. u32 control_efuse_7; /* 0x4AE0CDE0 */
  175. u32 control_efuse_8; /* 0x4AE0CDE4 */
  176. u32 control_efuse_9; /* 0x4AE0CDE8 */
  177. u32 control_efuse_10; /* 0x4AE0CDEC */
  178. u32 control_efuse_11; /* 0x4AE0CDF0 */
  179. u32 control_efuse_12; /* 0x4AE0CDF4 */
  180. u32 control_efuse_13; /* 0x4AE0CDF8 */
  181. };
  182. /* Output impedance control */
  183. #define ds_120_ohm 0x0
  184. #define ds_60_ohm 0x1
  185. #define ds_45_ohm 0x2
  186. #define ds_30_ohm 0x3
  187. #define ds_mask 0x3
  188. /* Slew rate control */
  189. #define sc_slow 0x0
  190. #define sc_medium 0x1
  191. #define sc_fast 0x2
  192. #define sc_na 0x3
  193. #define sc_mask 0x3
  194. /* Target capacitance control */
  195. #define lb_5_12_pf 0x0
  196. #define lb_12_25_pf 0x1
  197. #define lb_25_50_pf 0x2
  198. #define lb_50_80_pf 0x3
  199. #define lb_mask 0x3
  200. #define usb_i_mask 0x7
  201. #define DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN 0x80828082
  202. #define DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN 0x82828200
  203. #define DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL 0x8421
  204. #define DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL 0x8421084
  205. #define DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL 0x8421000
  206. #define EFUSE_1 0x45145100
  207. #define EFUSE_2 0x45145100
  208. #define EFUSE_3 0x45145100
  209. #define EFUSE_4 0x45145100
  210. #endif /* __ASSEMBLY__ */
  211. /*
  212. * Non-secure SRAM Addresses
  213. * Non-secure RAM starts at 0x40300000 for GP devices. But we keep SRAM_BASE
  214. * at 0x40304000(EMU base) so that our code works for both EMU and GP
  215. */
  216. #define NON_SECURE_SRAM_START 0x40304000
  217. #define NON_SECURE_SRAM_END 0x40320000 /* Not inclusive */
  218. /* base address for indirect vectors (internal boot mode) */
  219. #define SRAM_ROM_VECT_BASE 0x4031F000
  220. /* Temporary SRAM stack used while low level init is done */
  221. #define LOW_LEVEL_SRAM_STACK NON_SECURE_SRAM_END
  222. #define SRAM_SCRATCH_SPACE_ADDR NON_SECURE_SRAM_START
  223. /*
  224. * SRAM scratch space entries
  225. */
  226. #define OMAP5_SRAM_SCRATCH_OMAP5_REV SRAM_SCRATCH_SPACE_ADDR
  227. #define OMAP5_SRAM_SCRATCH_EMIF_SIZE (SRAM_SCRATCH_SPACE_ADDR + 0x4)
  228. #define OMAP5_SRAM_SCRATCH_EMIF_T_NUM (SRAM_SCRATCH_SPACE_ADDR + 0xC)
  229. #define OMAP5_SRAM_SCRATCH_EMIF_T_DEN (SRAM_SCRATCH_SPACE_ADDR + 0x10)
  230. #define OMAP5_SRAM_SCRATCH_SPACE_END (SRAM_SCRATCH_SPACE_ADDR + 0x14)
  231. /* Silicon revisions */
  232. #define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF
  233. #define OMAP4430_ES1_0 0x44300100
  234. #define OMAP4430_ES2_0 0x44300200
  235. #define OMAP4430_ES2_1 0x44300210
  236. #define OMAP4430_ES2_2 0x44300220
  237. #define OMAP4430_ES2_3 0x44300230
  238. #define OMAP4460_ES1_0 0x44600100
  239. #define OMAP4460_ES1_1 0x44600110
  240. /* ROM code defines */
  241. /* Boot device */
  242. #define BOOT_DEVICE_MASK 0xFF
  243. #define BOOT_DEVICE_OFFSET 0x8
  244. #define DEV_DESC_PTR_OFFSET 0x4
  245. #define DEV_DATA_PTR_OFFSET 0x18
  246. #define BOOT_MODE_OFFSET 0x8
  247. #define RESET_REASON_OFFSET 0x9
  248. #define CH_FLAGS_OFFSET 0xA
  249. #define CH_FLAGS_CHSETTINGS (0x1 << 0)
  250. #define CH_FLAGS_CHRAM (0x1 << 1)
  251. #define CH_FLAGS_CHFLASH (0x1 << 2)
  252. #define CH_FLAGS_CHMMCSD (0x1 << 3)
  253. #ifndef __ASSEMBLY__
  254. struct omap_boot_parameters {
  255. char *boot_message;
  256. unsigned int mem_boot_descriptor;
  257. unsigned char omap_bootdevice;
  258. unsigned char reset_reason;
  259. unsigned char ch_flags;
  260. };
  261. #endif /* __ASSEMBLY__ */
  262. #endif