nand.h 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118
  1. /*
  2. * linux/include/linux/mtd/nand.h
  3. *
  4. * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
  5. * Steven J. Hill <sjhill@realitydiluted.com>
  6. * Thomas Gleixner <tglx@linutronix.de>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. *
  10. * Info:
  11. * Contains standard defines and IDs for NAND flash devices
  12. *
  13. * Changelog:
  14. * See git changelog.
  15. */
  16. #ifndef __LINUX_MTD_NAND_H
  17. #define __LINUX_MTD_NAND_H
  18. #include <config.h>
  19. #include <linux/compat.h>
  20. #include <linux/mtd/mtd.h>
  21. #include <linux/mtd/flashchip.h>
  22. #include <linux/mtd/bbm.h>
  23. struct mtd_info;
  24. struct nand_flash_dev;
  25. struct device_node;
  26. /* Scan and identify a NAND device */
  27. int nand_scan(struct mtd_info *mtd, int max_chips);
  28. /*
  29. * Separate phases of nand_scan(), allowing board driver to intervene
  30. * and override command or ECC setup according to flash type.
  31. */
  32. int nand_scan_ident(struct mtd_info *mtd, int max_chips,
  33. struct nand_flash_dev *table);
  34. int nand_scan_tail(struct mtd_info *mtd);
  35. /* Free resources held by the NAND device */
  36. void nand_release(struct mtd_info *mtd);
  37. /* Internal helper for board drivers which need to override command function */
  38. void nand_wait_ready(struct mtd_info *mtd);
  39. /*
  40. * This constant declares the max. oobsize / page, which
  41. * is supported now. If you add a chip with bigger oobsize/page
  42. * adjust this accordingly.
  43. */
  44. #define NAND_MAX_OOBSIZE 1664
  45. #define NAND_MAX_PAGESIZE 16384
  46. /*
  47. * Constants for hardware specific CLE/ALE/NCE function
  48. *
  49. * These are bits which can be or'ed to set/clear multiple
  50. * bits in one go.
  51. */
  52. /* Select the chip by setting nCE to low */
  53. #define NAND_NCE 0x01
  54. /* Select the command latch by setting CLE to high */
  55. #define NAND_CLE 0x02
  56. /* Select the address latch by setting ALE to high */
  57. #define NAND_ALE 0x04
  58. #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
  59. #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
  60. #define NAND_CTRL_CHANGE 0x80
  61. /*
  62. * Standard NAND flash commands
  63. */
  64. #define NAND_CMD_READ0 0
  65. #define NAND_CMD_READ1 1
  66. #define NAND_CMD_RNDOUT 5
  67. #define NAND_CMD_PAGEPROG 0x10
  68. #define NAND_CMD_READOOB 0x50
  69. #define NAND_CMD_ERASE1 0x60
  70. #define NAND_CMD_STATUS 0x70
  71. #define NAND_CMD_SEQIN 0x80
  72. #define NAND_CMD_RNDIN 0x85
  73. #define NAND_CMD_READID 0x90
  74. #define NAND_CMD_ERASE2 0xd0
  75. #define NAND_CMD_PARAM 0xec
  76. #define NAND_CMD_GET_FEATURES 0xee
  77. #define NAND_CMD_SET_FEATURES 0xef
  78. #define NAND_CMD_RESET 0xff
  79. #define NAND_CMD_LOCK 0x2a
  80. #define NAND_CMD_UNLOCK1 0x23
  81. #define NAND_CMD_UNLOCK2 0x24
  82. /* Extended commands for large page devices */
  83. #define NAND_CMD_READSTART 0x30
  84. #define NAND_CMD_RNDOUTSTART 0xE0
  85. #define NAND_CMD_CACHEDPROG 0x15
  86. /* Extended commands for AG-AND device */
  87. /*
  88. * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
  89. * there is no way to distinguish that from NAND_CMD_READ0
  90. * until the remaining sequence of commands has been completed
  91. * so add a high order bit and mask it off in the command.
  92. */
  93. #define NAND_CMD_DEPLETE1 0x100
  94. #define NAND_CMD_DEPLETE2 0x38
  95. #define NAND_CMD_STATUS_MULTI 0x71
  96. #define NAND_CMD_STATUS_ERROR 0x72
  97. /* multi-bank error status (banks 0-3) */
  98. #define NAND_CMD_STATUS_ERROR0 0x73
  99. #define NAND_CMD_STATUS_ERROR1 0x74
  100. #define NAND_CMD_STATUS_ERROR2 0x75
  101. #define NAND_CMD_STATUS_ERROR3 0x76
  102. #define NAND_CMD_STATUS_RESET 0x7f
  103. #define NAND_CMD_STATUS_CLEAR 0xff
  104. #define NAND_CMD_NONE -1
  105. /* Status bits */
  106. #define NAND_STATUS_FAIL 0x01
  107. #define NAND_STATUS_FAIL_N1 0x02
  108. #define NAND_STATUS_TRUE_READY 0x20
  109. #define NAND_STATUS_READY 0x40
  110. #define NAND_STATUS_WP 0x80
  111. /*
  112. * Constants for ECC_MODES
  113. */
  114. typedef enum {
  115. NAND_ECC_NONE,
  116. NAND_ECC_SOFT,
  117. NAND_ECC_HW,
  118. NAND_ECC_HW_SYNDROME,
  119. NAND_ECC_HW_OOB_FIRST,
  120. NAND_ECC_SOFT_BCH,
  121. } nand_ecc_modes_t;
  122. /*
  123. * Constants for Hardware ECC
  124. */
  125. /* Reset Hardware ECC for read */
  126. #define NAND_ECC_READ 0
  127. /* Reset Hardware ECC for write */
  128. #define NAND_ECC_WRITE 1
  129. /* Enable Hardware ECC before syndrome is read back from flash */
  130. #define NAND_ECC_READSYN 2
  131. /*
  132. * Enable generic NAND 'page erased' check. This check is only done when
  133. * ecc.correct() returns -EBADMSG.
  134. * Set this flag if your implementation does not fix bitflips in erased
  135. * pages and you want to rely on the default implementation.
  136. */
  137. #define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
  138. #define NAND_ECC_MAXIMIZE BIT(1)
  139. /* Bit mask for flags passed to do_nand_read_ecc */
  140. #define NAND_GET_DEVICE 0x80
  141. /*
  142. * Option constants for bizarre disfunctionality and real
  143. * features.
  144. */
  145. /* Buswidth is 16 bit */
  146. #define NAND_BUSWIDTH_16 0x00000002
  147. /* Device supports partial programming without padding */
  148. #define NAND_NO_PADDING 0x00000004
  149. /* Chip has cache program function */
  150. #define NAND_CACHEPRG 0x00000008
  151. /* Chip has copy back function */
  152. #define NAND_COPYBACK 0x00000010
  153. /*
  154. * Chip requires ready check on read (for auto-incremented sequential read).
  155. * True only for small page devices; large page devices do not support
  156. * autoincrement.
  157. */
  158. #define NAND_NEED_READRDY 0x00000100
  159. /* Chip does not allow subpage writes */
  160. #define NAND_NO_SUBPAGE_WRITE 0x00000200
  161. /* Device is one of 'new' xD cards that expose fake nand command set */
  162. #define NAND_BROKEN_XD 0x00000400
  163. /* Device behaves just like nand, but is readonly */
  164. #define NAND_ROM 0x00000800
  165. /* Device supports subpage reads */
  166. #define NAND_SUBPAGE_READ 0x00001000
  167. /*
  168. * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
  169. * patterns.
  170. */
  171. #define NAND_NEED_SCRAMBLING 0x00002000
  172. /* Options valid for Samsung large page devices */
  173. #define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
  174. /* Macros to identify the above */
  175. #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
  176. #define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
  177. /* Non chip related options */
  178. /* This option skips the bbt scan during initialization. */
  179. #define NAND_SKIP_BBTSCAN 0x00010000
  180. /*
  181. * This option is defined if the board driver allocates its own buffers
  182. * (e.g. because it needs them DMA-coherent).
  183. */
  184. #define NAND_OWN_BUFFERS 0x00020000
  185. /* Chip may not exist, so silence any errors in scan */
  186. #define NAND_SCAN_SILENT_NODEV 0x00040000
  187. /*
  188. * Autodetect nand buswidth with readid/onfi.
  189. * This suppose the driver will configure the hardware in 8 bits mode
  190. * when calling nand_scan_ident, and update its configuration
  191. * before calling nand_scan_tail.
  192. */
  193. #define NAND_BUSWIDTH_AUTO 0x00080000
  194. /*
  195. * This option could be defined by controller drivers to protect against
  196. * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
  197. */
  198. #define NAND_USE_BOUNCE_BUFFER 0x00100000
  199. /* Options set by nand scan */
  200. /* bbt has already been read */
  201. #define NAND_BBT_SCANNED 0x40000000
  202. /* Nand scan has allocated controller struct */
  203. #define NAND_CONTROLLER_ALLOC 0x80000000
  204. /* Cell info constants */
  205. #define NAND_CI_CHIPNR_MSK 0x03
  206. #define NAND_CI_CELLTYPE_MSK 0x0C
  207. #define NAND_CI_CELLTYPE_SHIFT 2
  208. /* Keep gcc happy */
  209. struct nand_chip;
  210. /* ONFI features */
  211. #define ONFI_FEATURE_16_BIT_BUS (1 << 0)
  212. #define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
  213. /* ONFI timing mode, used in both asynchronous and synchronous mode */
  214. #define ONFI_TIMING_MODE_0 (1 << 0)
  215. #define ONFI_TIMING_MODE_1 (1 << 1)
  216. #define ONFI_TIMING_MODE_2 (1 << 2)
  217. #define ONFI_TIMING_MODE_3 (1 << 3)
  218. #define ONFI_TIMING_MODE_4 (1 << 4)
  219. #define ONFI_TIMING_MODE_5 (1 << 5)
  220. #define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
  221. /* ONFI feature address */
  222. #define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
  223. /* Vendor-specific feature address (Micron) */
  224. #define ONFI_FEATURE_ADDR_READ_RETRY 0x89
  225. /* ONFI subfeature parameters length */
  226. #define ONFI_SUBFEATURE_PARAM_LEN 4
  227. /* ONFI optional commands SET/GET FEATURES supported? */
  228. #define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
  229. struct nand_onfi_params {
  230. /* rev info and features block */
  231. /* 'O' 'N' 'F' 'I' */
  232. u8 sig[4];
  233. __le16 revision;
  234. __le16 features;
  235. __le16 opt_cmd;
  236. u8 reserved0[2];
  237. __le16 ext_param_page_length; /* since ONFI 2.1 */
  238. u8 num_of_param_pages; /* since ONFI 2.1 */
  239. u8 reserved1[17];
  240. /* manufacturer information block */
  241. char manufacturer[12];
  242. char model[20];
  243. u8 jedec_id;
  244. __le16 date_code;
  245. u8 reserved2[13];
  246. /* memory organization block */
  247. __le32 byte_per_page;
  248. __le16 spare_bytes_per_page;
  249. __le32 data_bytes_per_ppage;
  250. __le16 spare_bytes_per_ppage;
  251. __le32 pages_per_block;
  252. __le32 blocks_per_lun;
  253. u8 lun_count;
  254. u8 addr_cycles;
  255. u8 bits_per_cell;
  256. __le16 bb_per_lun;
  257. __le16 block_endurance;
  258. u8 guaranteed_good_blocks;
  259. __le16 guaranteed_block_endurance;
  260. u8 programs_per_page;
  261. u8 ppage_attr;
  262. u8 ecc_bits;
  263. u8 interleaved_bits;
  264. u8 interleaved_ops;
  265. u8 reserved3[13];
  266. /* electrical parameter block */
  267. u8 io_pin_capacitance_max;
  268. __le16 async_timing_mode;
  269. __le16 program_cache_timing_mode;
  270. __le16 t_prog;
  271. __le16 t_bers;
  272. __le16 t_r;
  273. __le16 t_ccs;
  274. __le16 src_sync_timing_mode;
  275. u8 src_ssync_features;
  276. __le16 clk_pin_capacitance_typ;
  277. __le16 io_pin_capacitance_typ;
  278. __le16 input_pin_capacitance_typ;
  279. u8 input_pin_capacitance_max;
  280. u8 driver_strength_support;
  281. __le16 t_int_r;
  282. __le16 t_adl;
  283. u8 reserved4[8];
  284. /* vendor */
  285. __le16 vendor_revision;
  286. u8 vendor[88];
  287. __le16 crc;
  288. } __packed;
  289. #define ONFI_CRC_BASE 0x4F4E
  290. /* Extended ECC information Block Definition (since ONFI 2.1) */
  291. struct onfi_ext_ecc_info {
  292. u8 ecc_bits;
  293. u8 codeword_size;
  294. __le16 bb_per_lun;
  295. __le16 block_endurance;
  296. u8 reserved[2];
  297. } __packed;
  298. #define ONFI_SECTION_TYPE_0 0 /* Unused section. */
  299. #define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
  300. #define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
  301. struct onfi_ext_section {
  302. u8 type;
  303. u8 length;
  304. } __packed;
  305. #define ONFI_EXT_SECTION_MAX 8
  306. /* Extended Parameter Page Definition (since ONFI 2.1) */
  307. struct onfi_ext_param_page {
  308. __le16 crc;
  309. u8 sig[4]; /* 'E' 'P' 'P' 'S' */
  310. u8 reserved0[10];
  311. struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
  312. /*
  313. * The actual size of the Extended Parameter Page is in
  314. * @ext_param_page_length of nand_onfi_params{}.
  315. * The following are the variable length sections.
  316. * So we do not add any fields below. Please see the ONFI spec.
  317. */
  318. } __packed;
  319. struct nand_onfi_vendor_micron {
  320. u8 two_plane_read;
  321. u8 read_cache;
  322. u8 read_unique_id;
  323. u8 dq_imped;
  324. u8 dq_imped_num_settings;
  325. u8 dq_imped_feat_addr;
  326. u8 rb_pulldown_strength;
  327. u8 rb_pulldown_strength_feat_addr;
  328. u8 rb_pulldown_strength_num_settings;
  329. u8 otp_mode;
  330. u8 otp_page_start;
  331. u8 otp_data_prot_addr;
  332. u8 otp_num_pages;
  333. u8 otp_feat_addr;
  334. u8 read_retry_options;
  335. u8 reserved[72];
  336. u8 param_revision;
  337. } __packed;
  338. struct jedec_ecc_info {
  339. u8 ecc_bits;
  340. u8 codeword_size;
  341. __le16 bb_per_lun;
  342. __le16 block_endurance;
  343. u8 reserved[2];
  344. } __packed;
  345. /* JEDEC features */
  346. #define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
  347. struct nand_jedec_params {
  348. /* rev info and features block */
  349. /* 'J' 'E' 'S' 'D' */
  350. u8 sig[4];
  351. __le16 revision;
  352. __le16 features;
  353. u8 opt_cmd[3];
  354. __le16 sec_cmd;
  355. u8 num_of_param_pages;
  356. u8 reserved0[18];
  357. /* manufacturer information block */
  358. char manufacturer[12];
  359. char model[20];
  360. u8 jedec_id[6];
  361. u8 reserved1[10];
  362. /* memory organization block */
  363. __le32 byte_per_page;
  364. __le16 spare_bytes_per_page;
  365. u8 reserved2[6];
  366. __le32 pages_per_block;
  367. __le32 blocks_per_lun;
  368. u8 lun_count;
  369. u8 addr_cycles;
  370. u8 bits_per_cell;
  371. u8 programs_per_page;
  372. u8 multi_plane_addr;
  373. u8 multi_plane_op_attr;
  374. u8 reserved3[38];
  375. /* electrical parameter block */
  376. __le16 async_sdr_speed_grade;
  377. __le16 toggle_ddr_speed_grade;
  378. __le16 sync_ddr_speed_grade;
  379. u8 async_sdr_features;
  380. u8 toggle_ddr_features;
  381. u8 sync_ddr_features;
  382. __le16 t_prog;
  383. __le16 t_bers;
  384. __le16 t_r;
  385. __le16 t_r_multi_plane;
  386. __le16 t_ccs;
  387. __le16 io_pin_capacitance_typ;
  388. __le16 input_pin_capacitance_typ;
  389. __le16 clk_pin_capacitance_typ;
  390. u8 driver_strength_support;
  391. __le16 t_adl;
  392. u8 reserved4[36];
  393. /* ECC and endurance block */
  394. u8 guaranteed_good_blocks;
  395. __le16 guaranteed_block_endurance;
  396. struct jedec_ecc_info ecc_info[4];
  397. u8 reserved5[29];
  398. /* reserved */
  399. u8 reserved6[148];
  400. /* vendor */
  401. __le16 vendor_rev_num;
  402. u8 reserved7[88];
  403. /* CRC for Parameter Page */
  404. __le16 crc;
  405. } __packed;
  406. /**
  407. * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
  408. * @lock: protection lock
  409. * @active: the mtd device which holds the controller currently
  410. * @wq: wait queue to sleep on if a NAND operation is in
  411. * progress used instead of the per chip wait queue
  412. * when a hw controller is available.
  413. */
  414. struct nand_hw_control {
  415. spinlock_t lock;
  416. struct nand_chip *active;
  417. };
  418. /**
  419. * struct nand_ecc_ctrl - Control structure for ECC
  420. * @mode: ECC mode
  421. * @steps: number of ECC steps per page
  422. * @size: data bytes per ECC step
  423. * @bytes: ECC bytes per step
  424. * @strength: max number of correctible bits per ECC step
  425. * @total: total number of ECC bytes per page
  426. * @prepad: padding information for syndrome based ECC generators
  427. * @postpad: padding information for syndrome based ECC generators
  428. * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
  429. * @layout: ECC layout control struct pointer
  430. * @priv: pointer to private ECC control data
  431. * @hwctl: function to control hardware ECC generator. Must only
  432. * be provided if an hardware ECC is available
  433. * @calculate: function for ECC calculation or readback from ECC hardware
  434. * @correct: function for ECC correction, matching to ECC generator (sw/hw).
  435. * Should return a positive number representing the number of
  436. * corrected bitflips, -EBADMSG if the number of bitflips exceed
  437. * ECC strength, or any other error code if the error is not
  438. * directly related to correction.
  439. * If -EBADMSG is returned the input buffers should be left
  440. * untouched.
  441. * @read_page_raw: function to read a raw page without ECC. This function
  442. * should hide the specific layout used by the ECC
  443. * controller and always return contiguous in-band and
  444. * out-of-band data even if they're not stored
  445. * contiguously on the NAND chip (e.g.
  446. * NAND_ECC_HW_SYNDROME interleaves in-band and
  447. * out-of-band data).
  448. * @write_page_raw: function to write a raw page without ECC. This function
  449. * should hide the specific layout used by the ECC
  450. * controller and consider the passed data as contiguous
  451. * in-band and out-of-band data. ECC controller is
  452. * responsible for doing the appropriate transformations
  453. * to adapt to its specific layout (e.g.
  454. * NAND_ECC_HW_SYNDROME interleaves in-band and
  455. * out-of-band data).
  456. * @read_page: function to read a page according to the ECC generator
  457. * requirements; returns maximum number of bitflips corrected in
  458. * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
  459. * @read_subpage: function to read parts of the page covered by ECC;
  460. * returns same as read_page()
  461. * @write_subpage: function to write parts of the page covered by ECC.
  462. * @write_page: function to write a page according to the ECC generator
  463. * requirements.
  464. * @write_oob_raw: function to write chip OOB data without ECC
  465. * @read_oob_raw: function to read chip OOB data without ECC
  466. * @read_oob: function to read chip OOB data
  467. * @write_oob: function to write chip OOB data
  468. */
  469. struct nand_ecc_ctrl {
  470. nand_ecc_modes_t mode;
  471. int steps;
  472. int size;
  473. int bytes;
  474. int total;
  475. int strength;
  476. int prepad;
  477. int postpad;
  478. unsigned int options;
  479. struct nand_ecclayout *layout;
  480. void *priv;
  481. void (*hwctl)(struct mtd_info *mtd, int mode);
  482. int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
  483. uint8_t *ecc_code);
  484. int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
  485. uint8_t *calc_ecc);
  486. int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  487. uint8_t *buf, int oob_required, int page);
  488. int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  489. const uint8_t *buf, int oob_required, int page);
  490. int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
  491. uint8_t *buf, int oob_required, int page);
  492. int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
  493. uint32_t offs, uint32_t len, uint8_t *buf, int page);
  494. int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
  495. uint32_t offset, uint32_t data_len,
  496. const uint8_t *data_buf, int oob_required, int page);
  497. int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
  498. const uint8_t *buf, int oob_required, int page);
  499. int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  500. int page);
  501. int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  502. int page);
  503. int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
  504. int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
  505. int page);
  506. };
  507. /**
  508. * struct nand_buffers - buffer structure for read/write
  509. * @ecccalc: buffer pointer for calculated ECC, size is oobsize.
  510. * @ecccode: buffer pointer for ECC read from flash, size is oobsize.
  511. * @databuf: buffer pointer for data, size is (page size + oobsize).
  512. *
  513. * Do not change the order of buffers. databuf and oobrbuf must be in
  514. * consecutive order.
  515. */
  516. struct nand_buffers {
  517. uint8_t ecccalc[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
  518. uint8_t ecccode[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
  519. uint8_t databuf[ALIGN(NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE,
  520. ARCH_DMA_MINALIGN)];
  521. };
  522. /**
  523. * struct nand_chip - NAND Private Flash Chip Data
  524. * @mtd: MTD device registered to the MTD framework
  525. * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
  526. * flash device
  527. * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
  528. * flash device.
  529. * @flash_node: [BOARDSPECIFIC] device node describing this instance
  530. * @read_byte: [REPLACEABLE] read one byte from the chip
  531. * @read_word: [REPLACEABLE] read one word from the chip
  532. * @write_byte: [REPLACEABLE] write a single byte to the chip on the
  533. * low 8 I/O lines
  534. * @write_buf: [REPLACEABLE] write data from the buffer to the chip
  535. * @read_buf: [REPLACEABLE] read data from the chip into the buffer
  536. * @select_chip: [REPLACEABLE] select chip nr
  537. * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
  538. * @block_markbad: [REPLACEABLE] mark a block bad
  539. * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
  540. * ALE/CLE/nCE. Also used to write command and address
  541. * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
  542. * device ready/busy line. If set to NULL no access to
  543. * ready/busy is available and the ready/busy information
  544. * is read from the chip status register.
  545. * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
  546. * commands to the chip.
  547. * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
  548. * ready.
  549. * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
  550. * setting the read-retry mode. Mostly needed for MLC NAND.
  551. * @ecc: [BOARDSPECIFIC] ECC control structure
  552. * @buffers: buffer structure for read/write
  553. * @hwcontrol: platform-specific hardware control structure
  554. * @erase: [REPLACEABLE] erase function
  555. * @scan_bbt: [REPLACEABLE] function to scan bad block table
  556. * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
  557. * data from array to read regs (tR).
  558. * @state: [INTERN] the current state of the NAND device
  559. * @oob_poi: "poison value buffer," used for laying out OOB data
  560. * before writing
  561. * @page_shift: [INTERN] number of address bits in a page (column
  562. * address bits).
  563. * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
  564. * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
  565. * @chip_shift: [INTERN] number of address bits in one chip
  566. * @options: [BOARDSPECIFIC] various chip options. They can partly
  567. * be set to inform nand_scan about special functionality.
  568. * See the defines for further explanation.
  569. * @bbt_options: [INTERN] bad block specific options. All options used
  570. * here must come from bbm.h. By default, these options
  571. * will be copied to the appropriate nand_bbt_descr's.
  572. * @badblockpos: [INTERN] position of the bad block marker in the oob
  573. * area.
  574. * @badblockbits: [INTERN] minimum number of set bits in a good block's
  575. * bad block marker position; i.e., BBM == 11110111b is
  576. * not bad when badblockbits == 7
  577. * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
  578. * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
  579. * Minimum amount of bit errors per @ecc_step_ds guaranteed
  580. * to be correctable. If unknown, set to zero.
  581. * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
  582. * also from the datasheet. It is the recommended ECC step
  583. * size, if known; if unknown, set to zero.
  584. * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
  585. * either deduced from the datasheet if the NAND
  586. * chip is not ONFI compliant or set to 0 if it is
  587. * (an ONFI chip is always configured in mode 0
  588. * after a NAND reset)
  589. * @numchips: [INTERN] number of physical chips
  590. * @chipsize: [INTERN] the size of one chip for multichip arrays
  591. * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
  592. * @pagebuf: [INTERN] holds the pagenumber which is currently in
  593. * data_buf.
  594. * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
  595. * currently in data_buf.
  596. * @subpagesize: [INTERN] holds the subpagesize
  597. * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
  598. * non 0 if ONFI supported.
  599. * @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded),
  600. * non 0 if JEDEC supported.
  601. * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
  602. * supported, 0 otherwise.
  603. * @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is
  604. * supported, 0 otherwise.
  605. * @read_retries: [INTERN] the number of read retry modes supported
  606. * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
  607. * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
  608. * @bbt: [INTERN] bad block table pointer
  609. * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
  610. * lookup.
  611. * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
  612. * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
  613. * bad block scan.
  614. * @controller: [REPLACEABLE] a pointer to a hardware controller
  615. * structure which is shared among multiple independent
  616. * devices.
  617. * @priv: [OPTIONAL] pointer to private chip data
  618. * @errstat: [OPTIONAL] hardware specific function to perform
  619. * additional error status checks (determine if errors are
  620. * correctable).
  621. * @write_page: [REPLACEABLE] High-level page write function
  622. */
  623. struct nand_chip {
  624. struct mtd_info mtd;
  625. void __iomem *IO_ADDR_R;
  626. void __iomem *IO_ADDR_W;
  627. int flash_node;
  628. uint8_t (*read_byte)(struct mtd_info *mtd);
  629. u16 (*read_word)(struct mtd_info *mtd);
  630. void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
  631. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  632. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  633. void (*select_chip)(struct mtd_info *mtd, int chip);
  634. int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
  635. int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
  636. void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
  637. int (*dev_ready)(struct mtd_info *mtd);
  638. void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
  639. int page_addr);
  640. int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
  641. int (*erase)(struct mtd_info *mtd, int page);
  642. int (*scan_bbt)(struct mtd_info *mtd);
  643. int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
  644. int status, int page);
  645. int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
  646. uint32_t offset, int data_len, const uint8_t *buf,
  647. int oob_required, int page, int cached, int raw);
  648. int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
  649. int feature_addr, uint8_t *subfeature_para);
  650. int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
  651. int feature_addr, uint8_t *subfeature_para);
  652. int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
  653. int chip_delay;
  654. unsigned int options;
  655. unsigned int bbt_options;
  656. int page_shift;
  657. int phys_erase_shift;
  658. int bbt_erase_shift;
  659. int chip_shift;
  660. int numchips;
  661. uint64_t chipsize;
  662. int pagemask;
  663. int pagebuf;
  664. unsigned int pagebuf_bitflips;
  665. int subpagesize;
  666. uint8_t bits_per_cell;
  667. uint16_t ecc_strength_ds;
  668. uint16_t ecc_step_ds;
  669. int onfi_timing_mode_default;
  670. int badblockpos;
  671. int badblockbits;
  672. int onfi_version;
  673. int jedec_version;
  674. struct nand_onfi_params onfi_params;
  675. struct nand_jedec_params jedec_params;
  676. int read_retries;
  677. flstate_t state;
  678. uint8_t *oob_poi;
  679. struct nand_hw_control *controller;
  680. struct nand_ecclayout *ecclayout;
  681. struct nand_ecc_ctrl ecc;
  682. struct nand_buffers *buffers;
  683. struct nand_hw_control hwcontrol;
  684. uint8_t *bbt;
  685. struct nand_bbt_descr *bbt_td;
  686. struct nand_bbt_descr *bbt_md;
  687. struct nand_bbt_descr *badblock_pattern;
  688. void *priv;
  689. };
  690. static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
  691. {
  692. return container_of(mtd, struct nand_chip, mtd);
  693. }
  694. static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
  695. {
  696. return &chip->mtd;
  697. }
  698. static inline void *nand_get_controller_data(struct nand_chip *chip)
  699. {
  700. return chip->priv;
  701. }
  702. static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
  703. {
  704. chip->priv = priv;
  705. }
  706. /*
  707. * NAND Flash Manufacturer ID Codes
  708. */
  709. #define NAND_MFR_TOSHIBA 0x98
  710. #define NAND_MFR_SAMSUNG 0xec
  711. #define NAND_MFR_FUJITSU 0x04
  712. #define NAND_MFR_NATIONAL 0x8f
  713. #define NAND_MFR_RENESAS 0x07
  714. #define NAND_MFR_STMICRO 0x20
  715. #define NAND_MFR_HYNIX 0xad
  716. #define NAND_MFR_MICRON 0x2c
  717. #define NAND_MFR_AMD 0x01
  718. #define NAND_MFR_MACRONIX 0xc2
  719. #define NAND_MFR_EON 0x92
  720. #define NAND_MFR_SANDISK 0x45
  721. #define NAND_MFR_INTEL 0x89
  722. #define NAND_MFR_ATO 0x9b
  723. /* The maximum expected count of bytes in the NAND ID sequence */
  724. #define NAND_MAX_ID_LEN 8
  725. /*
  726. * A helper for defining older NAND chips where the second ID byte fully
  727. * defined the chip, including the geometry (chip size, eraseblock size, page
  728. * size). All these chips have 512 bytes NAND page size.
  729. */
  730. #define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
  731. { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
  732. .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
  733. /*
  734. * A helper for defining newer chips which report their page size and
  735. * eraseblock size via the extended ID bytes.
  736. *
  737. * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
  738. * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
  739. * device ID now only represented a particular total chip size (and voltage,
  740. * buswidth), and the page size, eraseblock size, and OOB size could vary while
  741. * using the same device ID.
  742. */
  743. #define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
  744. { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
  745. .options = (opts) }
  746. #define NAND_ECC_INFO(_strength, _step) \
  747. { .strength_ds = (_strength), .step_ds = (_step) }
  748. #define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
  749. #define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
  750. /**
  751. * struct nand_flash_dev - NAND Flash Device ID Structure
  752. * @name: a human-readable name of the NAND chip
  753. * @dev_id: the device ID (the second byte of the full chip ID array)
  754. * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
  755. * memory address as @id[0])
  756. * @dev_id: device ID part of the full chip ID array (refers the same memory
  757. * address as @id[1])
  758. * @id: full device ID array
  759. * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
  760. * well as the eraseblock size) is determined from the extended NAND
  761. * chip ID array)
  762. * @chipsize: total chip size in MiB
  763. * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
  764. * @options: stores various chip bit options
  765. * @id_len: The valid length of the @id.
  766. * @oobsize: OOB size
  767. * @ecc: ECC correctability and step information from the datasheet.
  768. * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
  769. * @ecc_strength_ds in nand_chip{}.
  770. * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
  771. * @ecc_step_ds in nand_chip{}, also from the datasheet.
  772. * For example, the "4bit ECC for each 512Byte" can be set with
  773. * NAND_ECC_INFO(4, 512).
  774. * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
  775. * reset. Should be deduced from timings described
  776. * in the datasheet.
  777. *
  778. */
  779. struct nand_flash_dev {
  780. char *name;
  781. union {
  782. struct {
  783. uint8_t mfr_id;
  784. uint8_t dev_id;
  785. };
  786. uint8_t id[NAND_MAX_ID_LEN];
  787. };
  788. unsigned int pagesize;
  789. unsigned int chipsize;
  790. unsigned int erasesize;
  791. unsigned int options;
  792. uint16_t id_len;
  793. uint16_t oobsize;
  794. struct {
  795. uint16_t strength_ds;
  796. uint16_t step_ds;
  797. } ecc;
  798. int onfi_timing_mode_default;
  799. };
  800. /**
  801. * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
  802. * @name: Manufacturer name
  803. * @id: manufacturer ID code of device.
  804. */
  805. struct nand_manufacturers {
  806. int id;
  807. char *name;
  808. };
  809. extern struct nand_flash_dev nand_flash_ids[];
  810. extern struct nand_manufacturers nand_manuf_ids[];
  811. int nand_default_bbt(struct mtd_info *mtd);
  812. int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
  813. int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
  814. int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
  815. int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
  816. int allowbbt);
  817. int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
  818. size_t *retlen, uint8_t *buf);
  819. /*
  820. * Constants for oob configuration
  821. */
  822. #define NAND_SMALL_BADBLOCK_POS 5
  823. #define NAND_LARGE_BADBLOCK_POS 0
  824. /**
  825. * struct platform_nand_chip - chip level device structure
  826. * @nr_chips: max. number of chips to scan for
  827. * @chip_offset: chip number offset
  828. * @nr_partitions: number of partitions pointed to by partitions (or zero)
  829. * @partitions: mtd partition list
  830. * @chip_delay: R/B delay value in us
  831. * @options: Option flags, e.g. 16bit buswidth
  832. * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
  833. * @part_probe_types: NULL-terminated array of probe types
  834. */
  835. struct platform_nand_chip {
  836. int nr_chips;
  837. int chip_offset;
  838. int nr_partitions;
  839. struct mtd_partition *partitions;
  840. int chip_delay;
  841. unsigned int options;
  842. unsigned int bbt_options;
  843. const char **part_probe_types;
  844. };
  845. /* Keep gcc happy */
  846. struct platform_device;
  847. /**
  848. * struct platform_nand_ctrl - controller level device structure
  849. * @probe: platform specific function to probe/setup hardware
  850. * @remove: platform specific function to remove/teardown hardware
  851. * @hwcontrol: platform specific hardware control structure
  852. * @dev_ready: platform specific function to read ready/busy pin
  853. * @select_chip: platform specific chip select function
  854. * @cmd_ctrl: platform specific function for controlling
  855. * ALE/CLE/nCE. Also used to write command and address
  856. * @write_buf: platform specific function for write buffer
  857. * @read_buf: platform specific function for read buffer
  858. * @read_byte: platform specific function to read one byte from chip
  859. * @priv: private data to transport driver specific settings
  860. *
  861. * All fields are optional and depend on the hardware driver requirements
  862. */
  863. struct platform_nand_ctrl {
  864. int (*probe)(struct platform_device *pdev);
  865. void (*remove)(struct platform_device *pdev);
  866. void (*hwcontrol)(struct mtd_info *mtd, int cmd);
  867. int (*dev_ready)(struct mtd_info *mtd);
  868. void (*select_chip)(struct mtd_info *mtd, int chip);
  869. void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
  870. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  871. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  872. unsigned char (*read_byte)(struct mtd_info *mtd);
  873. void *priv;
  874. };
  875. /**
  876. * struct platform_nand_data - container structure for platform-specific data
  877. * @chip: chip level chip structure
  878. * @ctrl: controller level device structure
  879. */
  880. struct platform_nand_data {
  881. struct platform_nand_chip chip;
  882. struct platform_nand_ctrl ctrl;
  883. };
  884. #ifdef CONFIG_SYS_NAND_ONFI_DETECTION
  885. /* return the supported features. */
  886. static inline int onfi_feature(struct nand_chip *chip)
  887. {
  888. return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
  889. }
  890. /* return the supported asynchronous timing mode. */
  891. static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
  892. {
  893. if (!chip->onfi_version)
  894. return ONFI_TIMING_MODE_UNKNOWN;
  895. return le16_to_cpu(chip->onfi_params.async_timing_mode);
  896. }
  897. /* return the supported synchronous timing mode. */
  898. static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
  899. {
  900. if (!chip->onfi_version)
  901. return ONFI_TIMING_MODE_UNKNOWN;
  902. return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
  903. }
  904. #else
  905. static inline int onfi_feature(struct nand_chip *chip)
  906. {
  907. return 0;
  908. }
  909. static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
  910. {
  911. return ONFI_TIMING_MODE_UNKNOWN;
  912. }
  913. static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
  914. {
  915. return ONFI_TIMING_MODE_UNKNOWN;
  916. }
  917. #endif
  918. /*
  919. * Check if it is a SLC nand.
  920. * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
  921. * We do not distinguish the MLC and TLC now.
  922. */
  923. static inline bool nand_is_slc(struct nand_chip *chip)
  924. {
  925. return chip->bits_per_cell == 1;
  926. }
  927. /**
  928. * Check if the opcode's address should be sent only on the lower 8 bits
  929. * @command: opcode to check
  930. */
  931. static inline int nand_opcode_8bits(unsigned int command)
  932. {
  933. switch (command) {
  934. case NAND_CMD_READID:
  935. case NAND_CMD_PARAM:
  936. case NAND_CMD_GET_FEATURES:
  937. case NAND_CMD_SET_FEATURES:
  938. return 1;
  939. default:
  940. break;
  941. }
  942. return 0;
  943. }
  944. /* return the supported JEDEC features. */
  945. static inline int jedec_feature(struct nand_chip *chip)
  946. {
  947. return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
  948. : 0;
  949. }
  950. /* Standard NAND functions from nand_base.c */
  951. void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len);
  952. void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len);
  953. void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len);
  954. void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len);
  955. uint8_t nand_read_byte(struct mtd_info *mtd);
  956. /*
  957. * struct nand_sdr_timings - SDR NAND chip timings
  958. *
  959. * This struct defines the timing requirements of a SDR NAND chip.
  960. * These informations can be found in every NAND datasheets and the timings
  961. * meaning are described in the ONFI specifications:
  962. * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
  963. * Parameters)
  964. *
  965. * All these timings are expressed in picoseconds.
  966. */
  967. struct nand_sdr_timings {
  968. u32 tALH_min;
  969. u32 tADL_min;
  970. u32 tALS_min;
  971. u32 tAR_min;
  972. u32 tCEA_max;
  973. u32 tCEH_min;
  974. u32 tCH_min;
  975. u32 tCHZ_max;
  976. u32 tCLH_min;
  977. u32 tCLR_min;
  978. u32 tCLS_min;
  979. u32 tCOH_min;
  980. u32 tCS_min;
  981. u32 tDH_min;
  982. u32 tDS_min;
  983. u32 tFEAT_max;
  984. u32 tIR_min;
  985. u32 tITC_max;
  986. u32 tRC_min;
  987. u32 tREA_max;
  988. u32 tREH_min;
  989. u32 tRHOH_min;
  990. u32 tRHW_min;
  991. u32 tRHZ_max;
  992. u32 tRLOH_min;
  993. u32 tRP_min;
  994. u32 tRR_min;
  995. u64 tRST_max;
  996. u32 tWB_max;
  997. u32 tWC_min;
  998. u32 tWH_min;
  999. u32 tWHR_min;
  1000. u32 tWP_min;
  1001. u32 tWW_min;
  1002. };
  1003. /* get timing characteristics from ONFI timing mode. */
  1004. const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
  1005. int nand_check_erased_ecc_chunk(void *data, int datalen,
  1006. void *ecc, int ecclen,
  1007. void *extraoob, int extraooblen,
  1008. int threshold);
  1009. #endif /* __LINUX_MTD_NAND_H */