stm32f7_gpio.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
  4. * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics.
  5. */
  6. #include <common.h>
  7. #include <clk.h>
  8. #include <dm.h>
  9. #include <fdtdec.h>
  10. #include <asm/arch/gpio.h>
  11. #include <asm/arch/stm32.h>
  12. #include <asm/gpio.h>
  13. #include <asm/io.h>
  14. #include <linux/errno.h>
  15. #include <linux/io.h>
  16. #define STM32_GPIOS_PER_BANK 16
  17. #define MODE_BITS(gpio_pin) (gpio_pin * 2)
  18. #define MODE_BITS_MASK 3
  19. #define BSRR_BIT(gpio_pin, value) BIT(gpio_pin + (value ? 0 : 16))
  20. static int stm32_gpio_direction_input(struct udevice *dev, unsigned offset)
  21. {
  22. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  23. struct stm32_gpio_regs *regs = priv->regs;
  24. int bits_index = MODE_BITS(offset);
  25. int mask = MODE_BITS_MASK << bits_index;
  26. clrsetbits_le32(&regs->moder, mask, STM32_GPIO_MODE_IN << bits_index);
  27. return 0;
  28. }
  29. static int stm32_gpio_direction_output(struct udevice *dev, unsigned offset,
  30. int value)
  31. {
  32. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  33. struct stm32_gpio_regs *regs = priv->regs;
  34. int bits_index = MODE_BITS(offset);
  35. int mask = MODE_BITS_MASK << bits_index;
  36. clrsetbits_le32(&regs->moder, mask, STM32_GPIO_MODE_OUT << bits_index);
  37. writel(BSRR_BIT(offset, value), &regs->bsrr);
  38. return 0;
  39. }
  40. static int stm32_gpio_get_value(struct udevice *dev, unsigned offset)
  41. {
  42. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  43. struct stm32_gpio_regs *regs = priv->regs;
  44. return readl(&regs->idr) & BIT(offset) ? 1 : 0;
  45. }
  46. static int stm32_gpio_set_value(struct udevice *dev, unsigned offset, int value)
  47. {
  48. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  49. struct stm32_gpio_regs *regs = priv->regs;
  50. writel(BSRR_BIT(offset, value), &regs->bsrr);
  51. return 0;
  52. }
  53. static const struct dm_gpio_ops gpio_stm32_ops = {
  54. .direction_input = stm32_gpio_direction_input,
  55. .direction_output = stm32_gpio_direction_output,
  56. .get_value = stm32_gpio_get_value,
  57. .set_value = stm32_gpio_set_value,
  58. };
  59. static int gpio_stm32_probe(struct udevice *dev)
  60. {
  61. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  62. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  63. fdt_addr_t addr;
  64. const char *name;
  65. addr = dev_read_addr(dev);
  66. if (addr == FDT_ADDR_T_NONE)
  67. return -EINVAL;
  68. priv->regs = (struct stm32_gpio_regs *)addr;
  69. name = dev_read_string(dev, "st,bank-name");
  70. if (!name)
  71. return -EINVAL;
  72. uc_priv->bank_name = name;
  73. uc_priv->gpio_count = dev_read_u32_default(dev, "ngpios",
  74. STM32_GPIOS_PER_BANK);
  75. debug("%s, addr = 0x%p, bank_name = %s\n", __func__, (u32 *)priv->regs,
  76. uc_priv->bank_name);
  77. #ifdef CONFIG_CLK
  78. struct clk clk;
  79. int ret;
  80. ret = clk_get_by_index(dev, 0, &clk);
  81. if (ret < 0)
  82. return ret;
  83. ret = clk_enable(&clk);
  84. if (ret) {
  85. dev_err(dev, "failed to enable clock\n");
  86. return ret;
  87. }
  88. debug("clock enabled for device %s\n", dev->name);
  89. #endif
  90. return 0;
  91. }
  92. static const struct udevice_id stm32_gpio_ids[] = {
  93. { .compatible = "st,stm32-gpio" },
  94. { }
  95. };
  96. U_BOOT_DRIVER(gpio_stm32) = {
  97. .name = "gpio_stm32",
  98. .id = UCLASS_GPIO,
  99. .of_match = stm32_gpio_ids,
  100. .probe = gpio_stm32_probe,
  101. .ops = &gpio_stm32_ops,
  102. .flags = DM_UC_FLAG_SEQ_ALIAS,
  103. .priv_auto_alloc_size = sizeof(struct stm32_gpio_priv),
  104. };