iomux-v3.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /*
  2. * Based on the iomux-v3.c from Linux kernel:
  3. * Copyright (C) 2008 by Sascha Hauer <kernel@pengutronix.de>
  4. * Copyright (C) 2009 by Jan Weitzel Phytec Messtechnik GmbH,
  5. * <armlinux@phytec.de>
  6. *
  7. * Copyright (C) 2004-2011 Freescale Semiconductor, Inc.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/imx-regs.h>
  14. #if !defined(CONFIG_MX25) && !defined(CONFIG_VF610)
  15. #include <asm/arch/sys_proto.h>
  16. #endif
  17. #include <asm/imx-common/iomux-v3.h>
  18. static void *base = (void *)IOMUXC_BASE_ADDR;
  19. /*
  20. * configures a single pad in the iomuxer
  21. */
  22. void imx_iomux_v3_setup_pad(iomux_v3_cfg_t pad)
  23. {
  24. u32 mux_ctrl_ofs = (pad & MUX_CTRL_OFS_MASK) >> MUX_CTRL_OFS_SHIFT;
  25. u32 mux_mode = (pad & MUX_MODE_MASK) >> MUX_MODE_SHIFT;
  26. u32 sel_input_ofs =
  27. (pad & MUX_SEL_INPUT_OFS_MASK) >> MUX_SEL_INPUT_OFS_SHIFT;
  28. u32 sel_input =
  29. (pad & MUX_SEL_INPUT_MASK) >> MUX_SEL_INPUT_SHIFT;
  30. u32 pad_ctrl_ofs =
  31. (pad & MUX_PAD_CTRL_OFS_MASK) >> MUX_PAD_CTRL_OFS_SHIFT;
  32. u32 pad_ctrl = (pad & MUX_PAD_CTRL_MASK) >> MUX_PAD_CTRL_SHIFT;
  33. #if defined CONFIG_MX6SL
  34. /* Check whether LVE bit needs to be set */
  35. if (pad_ctrl & PAD_CTL_LVE) {
  36. pad_ctrl &= ~PAD_CTL_LVE;
  37. pad_ctrl |= PAD_CTL_LVE_BIT;
  38. }
  39. #endif
  40. #ifdef CONFIG_IOMUX_LPSR
  41. u32 lpsr = (pad & MUX_MODE_LPSR) >> MUX_MODE_SHIFT;
  42. if (lpsr == IOMUX_CONFIG_LPSR) {
  43. base = (void *)IOMUXC_LPSR_BASE_ADDR;
  44. mux_mode &= ~IOMUX_CONFIG_LPSR;
  45. /* set daisy chain sel_input */
  46. if (sel_input_ofs)
  47. sel_input_ofs += IOMUX_LPSR_SEL_INPUT_OFS;
  48. }
  49. #endif
  50. if (mux_ctrl_ofs)
  51. __raw_writel(mux_mode, base + mux_ctrl_ofs);
  52. if (sel_input_ofs)
  53. __raw_writel(sel_input, base + sel_input_ofs);
  54. #ifdef CONFIG_IOMUX_SHARE_CONF_REG
  55. if (!(pad_ctrl & NO_PAD_CTRL))
  56. __raw_writel((mux_mode << PAD_MUX_MODE_SHIFT) | pad_ctrl,
  57. base + pad_ctrl_ofs);
  58. #else
  59. if (!(pad_ctrl & NO_PAD_CTRL) && pad_ctrl_ofs)
  60. __raw_writel(pad_ctrl, base + pad_ctrl_ofs);
  61. #endif
  62. #ifdef CONFIG_IOMUX_LPSR
  63. if (lpsr == IOMUX_CONFIG_LPSR)
  64. base = (void *)IOMUXC_BASE_ADDR;
  65. #endif
  66. }
  67. /* configures a list of pads within declared with IOMUX_PADS macro */
  68. void imx_iomux_v3_setup_multiple_pads(iomux_v3_cfg_t const *pad_list,
  69. unsigned count)
  70. {
  71. iomux_v3_cfg_t const *p = pad_list;
  72. int stride;
  73. int i;
  74. #if defined(CONFIG_MX6QDL)
  75. stride = 2;
  76. if (!is_cpu_type(MXC_CPU_MX6Q) && !is_cpu_type(MXC_CPU_MX6D))
  77. p += 1;
  78. #else
  79. stride = 1;
  80. #endif
  81. for (i = 0; i < count; i++) {
  82. imx_iomux_v3_setup_pad(*p);
  83. p += stride;
  84. }
  85. }
  86. void imx_iomux_set_gpr_register(int group, int start_bit,
  87. int num_bits, int value)
  88. {
  89. int i = 0;
  90. u32 reg;
  91. reg = readl(base + group * 4);
  92. while (num_bits) {
  93. reg &= ~(1<<(start_bit + i));
  94. i++;
  95. num_bits--;
  96. }
  97. reg |= (value << start_bit);
  98. writel(reg, base + group * 4);
  99. }
  100. #ifdef CONFIG_IOMUX_SHARE_CONF_REG
  101. void imx_iomux_gpio_set_direction(unsigned int gpio,
  102. unsigned int direction)
  103. {
  104. u32 reg;
  105. /*
  106. * Only on Vybrid the input/output buffer enable flags
  107. * are part of the shared mux/conf register.
  108. */
  109. reg = readl(base + (gpio << 2));
  110. if (direction)
  111. reg |= 0x2;
  112. else
  113. reg &= ~0x2;
  114. writel(reg, base + (gpio << 2));
  115. }
  116. void imx_iomux_gpio_get_function(unsigned int gpio, u32 *gpio_state)
  117. {
  118. *gpio_state = readl(base + (gpio << 2)) &
  119. ((0X07 << PAD_MUX_MODE_SHIFT) | PAD_CTL_OBE_IBE_ENABLE);
  120. }
  121. #endif