omap3_beagle.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Syed Mohammed Khasim <x0khasim@ti.com>
  6. *
  7. * Configuration settings for the TI OMAP3530 Beagle board.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #ifndef __CONFIG_H
  12. #define __CONFIG_H
  13. /*
  14. * High Level Configuration Options
  15. */
  16. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  17. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  18. #define CONFIG_OMAP3_BEAGLE 1 /* working with BEAGLE */
  19. #define CONFIG_OMAP_GPIO
  20. #define CONFIG_OMAP_COMMON
  21. #define CONFIG_SDRC /* The chip has SDRC controller */
  22. #include <asm/arch/cpu.h> /* get chip and board defs */
  23. #include <asm/arch/omap3.h>
  24. /*
  25. * Display CPU and Board information
  26. */
  27. #define CONFIG_DISPLAY_CPUINFO 1
  28. #define CONFIG_DISPLAY_BOARDINFO 1
  29. /* Clock Defines */
  30. #define V_OSCK 26000000 /* Clock output from T2 */
  31. #define V_SCLK (V_OSCK >> 1)
  32. #define CONFIG_MISC_INIT_R
  33. #define CONFIG_OF_LIBFDT
  34. #define CONFIG_CMD_BOOTZ
  35. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  36. #define CONFIG_SETUP_MEMORY_TAGS 1
  37. #define CONFIG_INITRD_TAG 1
  38. #define CONFIG_REVISION_TAG 1
  39. /*
  40. * Size of malloc() pool
  41. */
  42. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
  43. /* Sector */
  44. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  45. /*
  46. * Hardware drivers
  47. */
  48. /*
  49. * NS16550 Configuration
  50. */
  51. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  52. #define CONFIG_SYS_NS16550
  53. #define CONFIG_SYS_NS16550_SERIAL
  54. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  55. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  56. /*
  57. * select serial console configuration
  58. */
  59. #define CONFIG_CONS_INDEX 3
  60. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  61. #define CONFIG_SERIAL3 3 /* UART3 on Beagle Rev 2 */
  62. /* allow to overwrite serial and ethaddr */
  63. #define CONFIG_ENV_OVERWRITE
  64. #define CONFIG_BAUDRATE 115200
  65. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  66. 115200}
  67. #define CONFIG_GENERIC_MMC 1
  68. #define CONFIG_MMC 1
  69. #define CONFIG_OMAP_HSMMC 1
  70. #define CONFIG_DOS_PARTITION 1
  71. /* Status LED */
  72. #define CONFIG_STATUS_LED 1
  73. #define CONFIG_BOARD_SPECIFIC_LED 1
  74. #define STATUS_LED_BIT 0x01
  75. #define STATUS_LED_STATE STATUS_LED_ON
  76. #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
  77. #define STATUS_LED_BIT1 0x02
  78. #define STATUS_LED_STATE1 STATUS_LED_ON
  79. #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
  80. #define STATUS_LED_BOOT STATUS_LED_BIT
  81. #define STATUS_LED_GREEN STATUS_LED_BIT1
  82. /* Enable Multi Bus support for I2C */
  83. #define CONFIG_I2C_MULTI_BUS 1
  84. /* Probe all devices */
  85. #define CONFIG_SYS_I2C_NOPROBES {{0x0, 0x0}}
  86. /* USB */
  87. #define CONFIG_MUSB_GADGET
  88. #define CONFIG_USB_MUSB_OMAP2PLUS
  89. #define CONFIG_MUSB_PIO_ONLY
  90. #define CONFIG_USB_GADGET_DUALSPEED
  91. #define CONFIG_TWL4030_USB 1
  92. #define CONFIG_USB_ETHER
  93. #define CONFIG_USB_ETHER_RNDIS
  94. /* USB EHCI */
  95. #define CONFIG_CMD_USB
  96. #define CONFIG_USB_EHCI
  97. #define CONFIG_USB_EHCI_OMAP
  98. #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 147
  99. #define CONFIG_USB_ULPI
  100. #define CONFIG_USB_ULPI_VIEWPORT_OMAP
  101. #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
  102. #define CONFIG_USB_HOST_ETHER
  103. #define CONFIG_USB_ETHER_SMSC95XX
  104. #define CONFIG_USB_ETHER_ASIX
  105. /* commands to include */
  106. #include <config_cmd_default.h>
  107. #define CONFIG_CMD_ASKENV
  108. #define CONFIG_CMD_CACHE
  109. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  110. #define CONFIG_CMD_FAT /* FAT support */
  111. #define CONFIG_CMD_FS_GENERIC /* Generic FS support */
  112. #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
  113. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  114. #define MTDIDS_DEFAULT "nand0=nand"
  115. #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
  116. "1920k(u-boot),128k(u-boot-env),"\
  117. "4m(kernel),-(fs)"
  118. #define CONFIG_CMD_I2C /* I2C serial bus support */
  119. #define CONFIG_CMD_MMC /* MMC support */
  120. #define CONFIG_USB_STORAGE /* USB storage support */
  121. #define CONFIG_CMD_NAND /* NAND support */
  122. #define CONFIG_CMD_LED /* LED support */
  123. #define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  124. #define CONFIG_CMD_NFS /* NFS support */
  125. #define CONFIG_CMD_PING
  126. #define CONFIG_CMD_DHCP
  127. #define CONFIG_CMD_SETEXPR /* Evaluate expressions */
  128. #define CONFIG_CMD_GPIO /* Enable gpio command */
  129. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  130. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  131. #undef CONFIG_CMD_IMI /* iminfo */
  132. #undef CONFIG_CMD_IMLS /* List all found images */
  133. #define CONFIG_SYS_NO_FLASH
  134. #define CONFIG_SYS_I2C
  135. #define CONFIG_SYS_OMAP24_I2C_SPEED 100000
  136. #define CONFIG_SYS_OMAP24_I2C_SLAVE 1
  137. #define CONFIG_SYS_I2C_OMAP34XX
  138. #define CONFIG_VIDEO_OMAP3 /* DSS Support */
  139. /*
  140. * TWL4030
  141. */
  142. #define CONFIG_TWL4030_POWER 1
  143. #define CONFIG_TWL4030_LED 1
  144. /*
  145. * Board NAND Info.
  146. */
  147. #define CONFIG_SYS_NAND_QUIET_TEST 1
  148. #define CONFIG_NAND_OMAP_GPMC
  149. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  150. /* to access nand */
  151. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  152. /* to access nand at */
  153. /* CS0 */
  154. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  155. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  156. /* devices */
  157. /* Environment information */
  158. #define CONFIG_BOOTDELAY 3
  159. #define CONFIG_EXTRA_ENV_SETTINGS \
  160. "loadaddr=0x80200000\0" \
  161. "rdaddr=0x81000000\0" \
  162. "fdt_high=0xffffffff\0" \
  163. "fdtaddr=0x80f80000\0" \
  164. "usbtty=cdc_acm\0" \
  165. "bootfile=uImage\0" \
  166. "ramdisk=ramdisk.gz\0" \
  167. "bootdir=/boot\0" \
  168. "bootpart=0:2\0" \
  169. "console=ttyO2,115200n8\0" \
  170. "mpurate=auto\0" \
  171. "buddy=none\0" \
  172. "optargs=\0" \
  173. "camera=none\0" \
  174. "vram=12M\0" \
  175. "dvimode=640x480MR-16@60\0" \
  176. "defaultdisplay=dvi\0" \
  177. "mmcdev=0\0" \
  178. "mmcroot=/dev/mmcblk0p2 rw\0" \
  179. "mmcrootfstype=ext3 rootwait\0" \
  180. "nandroot=ubi0:rootfs ubi.mtd=4\0" \
  181. "nandrootfstype=ubifs\0" \
  182. "ramroot=/dev/ram0 rw ramdisk_size=65536 initrd=0x81000000,64M\0" \
  183. "ramrootfstype=ext2\0" \
  184. "mmcargs=setenv bootargs console=${console} " \
  185. "${optargs} " \
  186. "mpurate=${mpurate} " \
  187. "buddy=${buddy} "\
  188. "camera=${camera} "\
  189. "vram=${vram} " \
  190. "omapfb.mode=dvi:${dvimode} " \
  191. "omapdss.def_disp=${defaultdisplay} " \
  192. "root=${mmcroot} " \
  193. "rootfstype=${mmcrootfstype}\0" \
  194. "nandargs=setenv bootargs console=${console} " \
  195. "${optargs} " \
  196. "mpurate=${mpurate} " \
  197. "buddy=${buddy} "\
  198. "camera=${camera} "\
  199. "vram=${vram} " \
  200. "omapfb.mode=dvi:${dvimode} " \
  201. "omapdss.def_disp=${defaultdisplay} " \
  202. "root=${nandroot} " \
  203. "rootfstype=${nandrootfstype}\0" \
  204. "findfdt=" \
  205. "if test $beaglerev = AxBx; then " \
  206. "setenv fdtfile omap3-beagle.dtb; fi; " \
  207. "if test $beaglerev = Cx; then " \
  208. "setenv fdtfile omap3-beagle.dtb; fi; " \
  209. "if test $beaglerev = xMAB; then " \
  210. "setenv fdtfile omap3-beagle-xm.dtb; fi; " \
  211. "if test $beaglerev = xMC; then " \
  212. "setenv fdtfile omap3-beagle-xm.dtb; fi; " \
  213. "if test $fdtfile = undefined; then " \
  214. "echo WARNING: Could not determine device tree to use; fi; \0" \
  215. "bootenv=uEnv.txt\0" \
  216. "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} ${bootenv}\0" \
  217. "importbootenv=echo Importing environment from mmc ...; " \
  218. "env import -t $loadaddr $filesize\0" \
  219. "ramargs=setenv bootargs console=${console} " \
  220. "${optargs} " \
  221. "mpurate=${mpurate} " \
  222. "buddy=${buddy} "\
  223. "vram=${vram} " \
  224. "omapfb.mode=dvi:${dvimode} " \
  225. "omapdss.def_disp=${defaultdisplay} " \
  226. "root=${ramroot} " \
  227. "rootfstype=${ramrootfstype}\0" \
  228. "loadramdisk=load mmc ${bootpart} ${rdaddr} ${bootdir}/${ramdisk}\0" \
  229. "loadimage=load mmc ${bootpart} ${loadaddr} ${bootdir}/${bootfile}\0" \
  230. "loadfdt=load mmc ${bootpart} ${fdtaddr} ${bootdir}/${fdtfile}\0" \
  231. "mmcboot=echo Booting from mmc ...; " \
  232. "run mmcargs; " \
  233. "bootm ${loadaddr}\0" \
  234. "mmcbootz=echo Booting with DT from mmc${mmcdev} ...; " \
  235. "run mmcargs; " \
  236. "bootz ${loadaddr} - ${fdtaddr}\0" \
  237. "nandboot=echo Booting from nand ...; " \
  238. "run nandargs; " \
  239. "nand read ${loadaddr} 280000 400000; " \
  240. "bootm ${loadaddr}\0" \
  241. "ramboot=echo Booting from ramdisk ...; " \
  242. "run ramargs; " \
  243. "bootm ${loadaddr}\0" \
  244. "userbutton=if gpio input 173; then run userbutton_xm; " \
  245. "else run userbutton_nonxm; fi;\0" \
  246. "userbutton_xm=gpio input 4;\0" \
  247. "userbutton_nonxm=gpio input 7;\0"
  248. /* "run userbutton" will return 1 (false) if pressed and 0 (true) if not */
  249. #define CONFIG_BOOTCOMMAND \
  250. "run findfdt; " \
  251. "mmc dev ${mmcdev}; if mmc rescan; then " \
  252. "if run userbutton; then " \
  253. "setenv bootenv uEnv.txt;" \
  254. "else " \
  255. "setenv bootenv user.txt;" \
  256. "fi;" \
  257. "echo SD/MMC found on device ${mmcdev};" \
  258. "if run loadbootenv; then " \
  259. "echo Loaded environment from ${bootenv};" \
  260. "run importbootenv;" \
  261. "fi;" \
  262. "if test -n $uenvcmd; then " \
  263. "echo Running uenvcmd ...;" \
  264. "run uenvcmd;" \
  265. "fi;" \
  266. "if run loadimage; then " \
  267. "run mmcboot;" \
  268. "fi;" \
  269. "fi;" \
  270. "run nandboot;" \
  271. "setenv bootfile zImage;" \
  272. "if run loadimage; then " \
  273. "run loadfdt;" \
  274. "run mmcbootz; " \
  275. "fi; " \
  276. #define CONFIG_AUTO_COMPLETE 1
  277. /*
  278. * Miscellaneous configurable options
  279. */
  280. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  281. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  282. #define CONFIG_SYS_PROMPT "OMAP3 beagleboard.org # "
  283. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  284. /* Print Buffer Size */
  285. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  286. sizeof(CONFIG_SYS_PROMPT) + 16)
  287. #define CONFIG_SYS_MAXARGS 32 /* max number of command args */
  288. /* Boot Argument Buffer Size */
  289. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  290. #define CONFIG_SYS_ALT_MEMTEST 1
  291. #define CONFIG_SYS_MEMTEST_START (0x82000000) /* memtest */
  292. /* defaults */
  293. #define CONFIG_SYS_MEMTEST_END (0x87FFFFFF) /* 128MB */
  294. #define CONFIG_SYS_MEMTEST_SCRATCH (0x81000000) /* dummy address */
  295. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  296. /* load address */
  297. /*
  298. * OMAP3 has 12 GP timers, they can be driven by the system clock
  299. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  300. * This rate is divided by a local divisor.
  301. */
  302. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  303. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  304. /*-----------------------------------------------------------------------
  305. * Physical Memory Map
  306. */
  307. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  308. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  309. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  310. /*-----------------------------------------------------------------------
  311. * FLASH and environment organization
  312. */
  313. /* **** PISMO SUPPORT *** */
  314. /* Configure the PISMO */
  315. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  316. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  317. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  318. #if defined(CONFIG_CMD_NAND)
  319. #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE
  320. #endif
  321. /* Monitor at start of flash */
  322. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  323. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  324. #define CONFIG_ENV_IS_IN_NAND 1
  325. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  326. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  327. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
  328. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  329. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  330. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  331. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  332. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  333. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  334. CONFIG_SYS_INIT_RAM_SIZE - \
  335. GENERATED_GBL_DATA_SIZE)
  336. #define CONFIG_OMAP3_SPI
  337. #define CONFIG_SYS_CACHELINE_SIZE 64
  338. /* Defines for SPL */
  339. #define CONFIG_SPL
  340. #define CONFIG_SPL_FRAMEWORK
  341. #define CONFIG_SPL_NAND_SIMPLE
  342. #define CONFIG_SPL_TEXT_BASE 0x40200800
  343. #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
  344. #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
  345. #define CONFIG_SPL_BSS_START_ADDR 0x80000000
  346. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
  347. #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
  348. #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
  349. #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
  350. #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
  351. #define CONFIG_SPL_BOARD_INIT
  352. #define CONFIG_SPL_LIBCOMMON_SUPPORT
  353. #define CONFIG_SPL_LIBDISK_SUPPORT
  354. #define CONFIG_SPL_I2C_SUPPORT
  355. #define CONFIG_SPL_LIBGENERIC_SUPPORT
  356. #define CONFIG_SPL_MMC_SUPPORT
  357. #define CONFIG_SPL_FAT_SUPPORT
  358. #define CONFIG_SPL_SERIAL_SUPPORT
  359. #define CONFIG_SPL_NAND_SUPPORT
  360. #define CONFIG_SPL_NAND_BASE
  361. #define CONFIG_SPL_NAND_DRIVERS
  362. #define CONFIG_SPL_NAND_ECC
  363. #define CONFIG_SPL_GPIO_SUPPORT
  364. #define CONFIG_SPL_POWER_SUPPORT
  365. #define CONFIG_SPL_OMAP3_ID_NAND
  366. #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
  367. /* NAND boot config */
  368. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  369. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  370. #define CONFIG_SYS_NAND_PAGE_SIZE 2048
  371. #define CONFIG_SYS_NAND_OOBSIZE 64
  372. #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
  373. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
  374. #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
  375. 10, 11, 12, 13}
  376. #define CONFIG_SYS_NAND_ECCSIZE 512
  377. #define CONFIG_SYS_NAND_ECCBYTES 3
  378. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
  379. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
  380. /*
  381. * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
  382. * 64 bytes before this address should be set aside for u-boot.img's
  383. * header. That is 0x800FFFC0--0x80100000 should not be used for any
  384. * other needs.
  385. */
  386. #define CONFIG_SYS_TEXT_BASE 0x80100000
  387. #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
  388. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
  389. #endif /* __CONFIG_H */