clocks-common.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786
  1. /*
  2. *
  3. * Clock initialization for OMAP4
  4. *
  5. * (C) Copyright 2010
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Aneesh V <aneesh@ti.com>
  9. *
  10. * Based on previous work by:
  11. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  12. * Rajendra Nayak <rnayak@ti.com>
  13. *
  14. * SPDX-License-Identifier: GPL-2.0+
  15. */
  16. #include <common.h>
  17. #include <i2c.h>
  18. #include <asm/omap_common.h>
  19. #include <asm/gpio.h>
  20. #include <asm/arch/clock.h>
  21. #include <asm/arch/sys_proto.h>
  22. #include <asm/utils.h>
  23. #include <asm/omap_gpio.h>
  24. #include <asm/emif.h>
  25. #ifndef CONFIG_SPL_BUILD
  26. /*
  27. * printing to console doesn't work unless
  28. * this code is executed from SPL
  29. */
  30. #define printf(fmt, args...)
  31. #define puts(s)
  32. #endif
  33. const u32 sys_clk_array[8] = {
  34. 12000000, /* 12 MHz */
  35. 20000000, /* 20 MHz */
  36. 16800000, /* 16.8 MHz */
  37. 19200000, /* 19.2 MHz */
  38. 26000000, /* 26 MHz */
  39. 27000000, /* 27 MHz */
  40. 38400000, /* 38.4 MHz */
  41. };
  42. static inline u32 __get_sys_clk_index(void)
  43. {
  44. s8 ind;
  45. /*
  46. * For ES1 the ROM code calibration of sys clock is not reliable
  47. * due to hw issue. So, use hard-coded value. If this value is not
  48. * correct for any board over-ride this function in board file
  49. * From ES2.0 onwards you will get this information from
  50. * CM_SYS_CLKSEL
  51. */
  52. if (omap_revision() == OMAP4430_ES1_0)
  53. ind = OMAP_SYS_CLK_IND_38_4_MHZ;
  54. else {
  55. /* SYS_CLKSEL - 1 to match the dpll param array indices */
  56. ind = (readl((*prcm)->cm_sys_clksel) &
  57. CM_SYS_CLKSEL_SYS_CLKSEL_MASK) - 1;
  58. }
  59. return ind;
  60. }
  61. u32 get_sys_clk_index(void)
  62. __attribute__ ((weak, alias("__get_sys_clk_index")));
  63. u32 get_sys_clk_freq(void)
  64. {
  65. u8 index = get_sys_clk_index();
  66. return sys_clk_array[index];
  67. }
  68. void setup_post_dividers(u32 const base, const struct dpll_params *params)
  69. {
  70. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  71. /* Setup post-dividers */
  72. if (params->m2 >= 0)
  73. writel(params->m2, &dpll_regs->cm_div_m2_dpll);
  74. if (params->m3 >= 0)
  75. writel(params->m3, &dpll_regs->cm_div_m3_dpll);
  76. if (params->m4_h11 >= 0)
  77. writel(params->m4_h11, &dpll_regs->cm_div_m4_h11_dpll);
  78. if (params->m5_h12 >= 0)
  79. writel(params->m5_h12, &dpll_regs->cm_div_m5_h12_dpll);
  80. if (params->m6_h13 >= 0)
  81. writel(params->m6_h13, &dpll_regs->cm_div_m6_h13_dpll);
  82. if (params->m7_h14 >= 0)
  83. writel(params->m7_h14, &dpll_regs->cm_div_m7_h14_dpll);
  84. if (params->h21 >= 0)
  85. writel(params->h21, &dpll_regs->cm_div_h21_dpll);
  86. if (params->h22 >= 0)
  87. writel(params->h22, &dpll_regs->cm_div_h22_dpll);
  88. if (params->h23 >= 0)
  89. writel(params->h23, &dpll_regs->cm_div_h23_dpll);
  90. if (params->h24 >= 0)
  91. writel(params->h24, &dpll_regs->cm_div_h24_dpll);
  92. }
  93. static inline void do_bypass_dpll(u32 const base)
  94. {
  95. struct dpll_regs *dpll_regs = (struct dpll_regs *)base;
  96. clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
  97. CM_CLKMODE_DPLL_DPLL_EN_MASK,
  98. DPLL_EN_FAST_RELOCK_BYPASS <<
  99. CM_CLKMODE_DPLL_EN_SHIFT);
  100. }
  101. static inline void wait_for_bypass(u32 const base)
  102. {
  103. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  104. if (!wait_on_value(ST_DPLL_CLK_MASK, 0, &dpll_regs->cm_idlest_dpll,
  105. LDELAY)) {
  106. printf("Bypassing DPLL failed %x\n", base);
  107. }
  108. }
  109. static inline void do_lock_dpll(u32 const base)
  110. {
  111. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  112. clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
  113. CM_CLKMODE_DPLL_DPLL_EN_MASK,
  114. DPLL_EN_LOCK << CM_CLKMODE_DPLL_EN_SHIFT);
  115. }
  116. static inline void wait_for_lock(u32 const base)
  117. {
  118. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  119. if (!wait_on_value(ST_DPLL_CLK_MASK, ST_DPLL_CLK_MASK,
  120. &dpll_regs->cm_idlest_dpll, LDELAY)) {
  121. printf("DPLL locking failed for %x\n", base);
  122. hang();
  123. }
  124. }
  125. inline u32 check_for_lock(u32 const base)
  126. {
  127. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  128. u32 lock = readl(&dpll_regs->cm_idlest_dpll) & ST_DPLL_CLK_MASK;
  129. return lock;
  130. }
  131. const struct dpll_params *get_mpu_dpll_params(struct dplls const *dpll_data)
  132. {
  133. u32 sysclk_ind = get_sys_clk_index();
  134. return &dpll_data->mpu[sysclk_ind];
  135. }
  136. const struct dpll_params *get_core_dpll_params(struct dplls const *dpll_data)
  137. {
  138. u32 sysclk_ind = get_sys_clk_index();
  139. return &dpll_data->core[sysclk_ind];
  140. }
  141. const struct dpll_params *get_per_dpll_params(struct dplls const *dpll_data)
  142. {
  143. u32 sysclk_ind = get_sys_clk_index();
  144. return &dpll_data->per[sysclk_ind];
  145. }
  146. const struct dpll_params *get_iva_dpll_params(struct dplls const *dpll_data)
  147. {
  148. u32 sysclk_ind = get_sys_clk_index();
  149. return &dpll_data->iva[sysclk_ind];
  150. }
  151. const struct dpll_params *get_usb_dpll_params(struct dplls const *dpll_data)
  152. {
  153. u32 sysclk_ind = get_sys_clk_index();
  154. return &dpll_data->usb[sysclk_ind];
  155. }
  156. const struct dpll_params *get_abe_dpll_params(struct dplls const *dpll_data)
  157. {
  158. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  159. u32 sysclk_ind = get_sys_clk_index();
  160. return &dpll_data->abe[sysclk_ind];
  161. #else
  162. return dpll_data->abe;
  163. #endif
  164. }
  165. static const struct dpll_params *get_ddr_dpll_params
  166. (struct dplls const *dpll_data)
  167. {
  168. u32 sysclk_ind = get_sys_clk_index();
  169. if (!dpll_data->ddr)
  170. return NULL;
  171. return &dpll_data->ddr[sysclk_ind];
  172. }
  173. #ifdef CONFIG_DRIVER_TI_CPSW
  174. static const struct dpll_params *get_gmac_dpll_params
  175. (struct dplls const *dpll_data)
  176. {
  177. u32 sysclk_ind = get_sys_clk_index();
  178. if (!dpll_data->gmac)
  179. return NULL;
  180. return &dpll_data->gmac[sysclk_ind];
  181. }
  182. #endif
  183. static void do_setup_dpll(u32 const base, const struct dpll_params *params,
  184. u8 lock, char *dpll)
  185. {
  186. u32 temp, M, N;
  187. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  188. if (!params)
  189. return;
  190. temp = readl(&dpll_regs->cm_clksel_dpll);
  191. if (check_for_lock(base)) {
  192. /*
  193. * The Dpll has already been locked by rom code using CH.
  194. * Check if M,N are matching with Ideal nominal opp values.
  195. * If matches, skip the rest otherwise relock.
  196. */
  197. M = (temp & CM_CLKSEL_DPLL_M_MASK) >> CM_CLKSEL_DPLL_M_SHIFT;
  198. N = (temp & CM_CLKSEL_DPLL_N_MASK) >> CM_CLKSEL_DPLL_N_SHIFT;
  199. if ((M != (params->m)) || (N != (params->n))) {
  200. debug("\n %s Dpll locked, but not for ideal M = %d,"
  201. "N = %d values, current values are M = %d,"
  202. "N= %d" , dpll, params->m, params->n,
  203. M, N);
  204. } else {
  205. /* Dpll locked with ideal values for nominal opps. */
  206. debug("\n %s Dpll already locked with ideal"
  207. "nominal opp values", dpll);
  208. goto setup_post_dividers;
  209. }
  210. }
  211. bypass_dpll(base);
  212. /* Set M & N */
  213. temp &= ~CM_CLKSEL_DPLL_M_MASK;
  214. temp |= (params->m << CM_CLKSEL_DPLL_M_SHIFT) & CM_CLKSEL_DPLL_M_MASK;
  215. temp &= ~CM_CLKSEL_DPLL_N_MASK;
  216. temp |= (params->n << CM_CLKSEL_DPLL_N_SHIFT) & CM_CLKSEL_DPLL_N_MASK;
  217. writel(temp, &dpll_regs->cm_clksel_dpll);
  218. /* Lock */
  219. if (lock)
  220. do_lock_dpll(base);
  221. setup_post_dividers:
  222. setup_post_dividers(base, params);
  223. /* Wait till the DPLL locks */
  224. if (lock)
  225. wait_for_lock(base);
  226. }
  227. u32 omap_ddr_clk(void)
  228. {
  229. u32 ddr_clk, sys_clk_khz, omap_rev, divider;
  230. const struct dpll_params *core_dpll_params;
  231. omap_rev = omap_revision();
  232. sys_clk_khz = get_sys_clk_freq() / 1000;
  233. core_dpll_params = get_core_dpll_params(*dplls_data);
  234. debug("sys_clk %d\n ", sys_clk_khz * 1000);
  235. /* Find Core DPLL locked frequency first */
  236. ddr_clk = sys_clk_khz * 2 * core_dpll_params->m /
  237. (core_dpll_params->n + 1);
  238. if (omap_rev < OMAP5430_ES1_0) {
  239. /*
  240. * DDR frequency is PHY_ROOT_CLK/2
  241. * PHY_ROOT_CLK = Fdpll/2/M2
  242. */
  243. divider = 4;
  244. } else {
  245. /*
  246. * DDR frequency is PHY_ROOT_CLK
  247. * PHY_ROOT_CLK = Fdpll/2/M2
  248. */
  249. divider = 2;
  250. }
  251. ddr_clk = ddr_clk / divider / core_dpll_params->m2;
  252. ddr_clk *= 1000; /* convert to Hz */
  253. debug("ddr_clk %d\n ", ddr_clk);
  254. return ddr_clk;
  255. }
  256. /*
  257. * Lock MPU dpll
  258. *
  259. * Resulting MPU frequencies:
  260. * 4430 ES1.0 : 600 MHz
  261. * 4430 ES2.x : 792 MHz (OPP Turbo)
  262. * 4460 : 920 MHz (OPP Turbo) - DCC disabled
  263. */
  264. void configure_mpu_dpll(void)
  265. {
  266. const struct dpll_params *params;
  267. struct dpll_regs *mpu_dpll_regs;
  268. u32 omap_rev;
  269. omap_rev = omap_revision();
  270. /*
  271. * DCC and clock divider settings for 4460.
  272. * DCC is required, if more than a certain frequency is required.
  273. * For, 4460 > 1GHZ.
  274. * 5430 > 1.4GHZ.
  275. */
  276. if ((omap_rev >= OMAP4460_ES1_0) && (omap_rev < OMAP5430_ES1_0)) {
  277. mpu_dpll_regs =
  278. (struct dpll_regs *)((*prcm)->cm_clkmode_dpll_mpu);
  279. bypass_dpll((*prcm)->cm_clkmode_dpll_mpu);
  280. clrbits_le32((*prcm)->cm_mpu_mpu_clkctrl,
  281. MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK);
  282. setbits_le32((*prcm)->cm_mpu_mpu_clkctrl,
  283. MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK);
  284. clrbits_le32(&mpu_dpll_regs->cm_clksel_dpll,
  285. CM_CLKSEL_DCC_EN_MASK);
  286. }
  287. params = get_mpu_dpll_params(*dplls_data);
  288. do_setup_dpll((*prcm)->cm_clkmode_dpll_mpu, params, DPLL_LOCK, "mpu");
  289. debug("MPU DPLL locked\n");
  290. }
  291. #if defined(CONFIG_USB_EHCI_OMAP) || defined(CONFIG_USB_XHCI_OMAP)
  292. static void setup_usb_dpll(void)
  293. {
  294. const struct dpll_params *params;
  295. u32 sys_clk_khz, sd_div, num, den;
  296. sys_clk_khz = get_sys_clk_freq() / 1000;
  297. /*
  298. * USB:
  299. * USB dpll is J-type. Need to set DPLL_SD_DIV for jitter correction
  300. * DPLL_SD_DIV = CEILING ([DPLL_MULT/(DPLL_DIV+1)]* CLKINP / 250)
  301. * - where CLKINP is sys_clk in MHz
  302. * Use CLKINP in KHz and adjust the denominator accordingly so
  303. * that we have enough accuracy and at the same time no overflow
  304. */
  305. params = get_usb_dpll_params(*dplls_data);
  306. num = params->m * sys_clk_khz;
  307. den = (params->n + 1) * 250 * 1000;
  308. num += den - 1;
  309. sd_div = num / den;
  310. clrsetbits_le32((*prcm)->cm_clksel_dpll_usb,
  311. CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK,
  312. sd_div << CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT);
  313. /* Now setup the dpll with the regular function */
  314. do_setup_dpll((*prcm)->cm_clkmode_dpll_usb, params, DPLL_LOCK, "usb");
  315. }
  316. #endif
  317. static void setup_dplls(void)
  318. {
  319. u32 temp;
  320. const struct dpll_params *params;
  321. debug("setup_dplls\n");
  322. /* CORE dpll */
  323. params = get_core_dpll_params(*dplls_data); /* default - safest */
  324. /*
  325. * Do not lock the core DPLL now. Just set it up.
  326. * Core DPLL will be locked after setting up EMIF
  327. * using the FREQ_UPDATE method(freq_update_core())
  328. */
  329. if (emif_sdram_type() == EMIF_SDRAM_TYPE_LPDDR2)
  330. do_setup_dpll((*prcm)->cm_clkmode_dpll_core, params,
  331. DPLL_NO_LOCK, "core");
  332. else
  333. do_setup_dpll((*prcm)->cm_clkmode_dpll_core, params,
  334. DPLL_LOCK, "core");
  335. /* Set the ratios for CORE_CLK, L3_CLK, L4_CLK */
  336. temp = (CLKSEL_CORE_X2_DIV_1 << CLKSEL_CORE_SHIFT) |
  337. (CLKSEL_L3_CORE_DIV_2 << CLKSEL_L3_SHIFT) |
  338. (CLKSEL_L4_L3_DIV_2 << CLKSEL_L4_SHIFT);
  339. writel(temp, (*prcm)->cm_clksel_core);
  340. debug("Core DPLL configured\n");
  341. /* lock PER dpll */
  342. params = get_per_dpll_params(*dplls_data);
  343. do_setup_dpll((*prcm)->cm_clkmode_dpll_per,
  344. params, DPLL_LOCK, "per");
  345. debug("PER DPLL locked\n");
  346. /* MPU dpll */
  347. configure_mpu_dpll();
  348. #if defined(CONFIG_USB_EHCI_OMAP) || defined(CONFIG_USB_XHCI_OMAP)
  349. setup_usb_dpll();
  350. #endif
  351. params = get_ddr_dpll_params(*dplls_data);
  352. do_setup_dpll((*prcm)->cm_clkmode_dpll_ddrphy,
  353. params, DPLL_LOCK, "ddr");
  354. #ifdef CONFIG_DRIVER_TI_CPSW
  355. params = get_gmac_dpll_params(*dplls_data);
  356. do_setup_dpll((*prcm)->cm_clkmode_dpll_gmac, params,
  357. DPLL_LOCK, "gmac");
  358. #endif
  359. }
  360. #ifdef CONFIG_SYS_CLOCKS_ENABLE_ALL
  361. static void setup_non_essential_dplls(void)
  362. {
  363. u32 abe_ref_clk;
  364. const struct dpll_params *params;
  365. /* IVA */
  366. clrsetbits_le32((*prcm)->cm_bypclk_dpll_iva,
  367. CM_BYPCLK_DPLL_IVA_CLKSEL_MASK, DPLL_IVA_CLKSEL_CORE_X2_DIV_2);
  368. params = get_iva_dpll_params(*dplls_data);
  369. do_setup_dpll((*prcm)->cm_clkmode_dpll_iva, params, DPLL_LOCK, "iva");
  370. /* Configure ABE dpll */
  371. params = get_abe_dpll_params(*dplls_data);
  372. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  373. abe_ref_clk = CM_ABE_PLL_REF_CLKSEL_CLKSEL_SYSCLK;
  374. if (omap_revision() == DRA752_ES1_0)
  375. /* Select the sys clk for dpll_abe */
  376. clrsetbits_le32((*prcm)->cm_abe_pll_sys_clksel,
  377. CM_CLKSEL_ABE_PLL_SYS_CLKSEL_MASK,
  378. CM_ABE_PLL_SYS_CLKSEL_SYSCLK2);
  379. #else
  380. abe_ref_clk = CM_ABE_PLL_REF_CLKSEL_CLKSEL_32KCLK;
  381. /*
  382. * We need to enable some additional options to achieve
  383. * 196.608MHz from 32768 Hz
  384. */
  385. setbits_le32((*prcm)->cm_clkmode_dpll_abe,
  386. CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK|
  387. CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK|
  388. CM_CLKMODE_DPLL_LPMODE_EN_MASK|
  389. CM_CLKMODE_DPLL_REGM4XEN_MASK);
  390. /* Spend 4 REFCLK cycles at each stage */
  391. clrsetbits_le32((*prcm)->cm_clkmode_dpll_abe,
  392. CM_CLKMODE_DPLL_RAMP_RATE_MASK,
  393. 1 << CM_CLKMODE_DPLL_RAMP_RATE_SHIFT);
  394. #endif
  395. /* Select the right reference clk */
  396. clrsetbits_le32((*prcm)->cm_abe_pll_ref_clksel,
  397. CM_ABE_PLL_REF_CLKSEL_CLKSEL_MASK,
  398. abe_ref_clk << CM_ABE_PLL_REF_CLKSEL_CLKSEL_SHIFT);
  399. /* Lock the dpll */
  400. do_setup_dpll((*prcm)->cm_clkmode_dpll_abe, params, DPLL_LOCK, "abe");
  401. }
  402. #endif
  403. u32 get_offset_code(u32 volt_offset, struct pmic_data *pmic)
  404. {
  405. u32 offset_code;
  406. volt_offset -= pmic->base_offset;
  407. offset_code = (volt_offset + pmic->step - 1) / pmic->step;
  408. /*
  409. * Offset codes 1-6 all give the base voltage in Palmas
  410. * Offset code 0 switches OFF the SMPS
  411. */
  412. return offset_code + pmic->start_code;
  413. }
  414. void do_scale_vcore(u32 vcore_reg, u32 volt_mv, struct pmic_data *pmic)
  415. {
  416. u32 offset_code;
  417. u32 offset = volt_mv;
  418. int ret = 0;
  419. if (!volt_mv)
  420. return;
  421. pmic->pmic_bus_init();
  422. /* See if we can first get the GPIO if needed */
  423. if (pmic->gpio_en)
  424. ret = gpio_request(pmic->gpio, "PMIC_GPIO");
  425. if (ret < 0) {
  426. printf("%s: gpio %d request failed %d\n", __func__,
  427. pmic->gpio, ret);
  428. return;
  429. }
  430. /* Pull the GPIO low to select SET0 register, while we program SET1 */
  431. if (pmic->gpio_en)
  432. gpio_direction_output(pmic->gpio, 0);
  433. /* convert to uV for better accuracy in the calculations */
  434. offset *= 1000;
  435. offset_code = get_offset_code(offset, pmic);
  436. debug("do_scale_vcore: volt - %d offset_code - 0x%x\n", volt_mv,
  437. offset_code);
  438. if (pmic->pmic_write(pmic->i2c_slave_addr, vcore_reg, offset_code))
  439. printf("Scaling voltage failed for 0x%x\n", vcore_reg);
  440. if (pmic->gpio_en)
  441. gpio_direction_output(pmic->gpio, 1);
  442. }
  443. static u32 optimize_vcore_voltage(struct volts const *v)
  444. {
  445. u32 val;
  446. if (!v->value)
  447. return 0;
  448. if (!v->efuse.reg)
  449. return v->value;
  450. switch (v->efuse.reg_bits) {
  451. case 16:
  452. val = readw(v->efuse.reg);
  453. break;
  454. case 32:
  455. val = readl(v->efuse.reg);
  456. break;
  457. default:
  458. printf("Error: efuse 0x%08x bits=%d unknown\n",
  459. v->efuse.reg, v->efuse.reg_bits);
  460. return v->value;
  461. }
  462. if (!val) {
  463. printf("Error: efuse 0x%08x bits=%d val=0, using %d\n",
  464. v->efuse.reg, v->efuse.reg_bits, v->value);
  465. return v->value;
  466. }
  467. debug("%s:efuse 0x%08x bits=%d Vnom=%d, using efuse value %d\n",
  468. __func__, v->efuse.reg, v->efuse.reg_bits, v->value, val);
  469. return val;
  470. }
  471. /*
  472. * Setup the voltages for vdd_mpu, vdd_core, and vdd_iva
  473. * We set the maximum voltages allowed here because Smart-Reflex is not
  474. * enabled in bootloader. Voltage initialization in the kernel will set
  475. * these to the nominal values after enabling Smart-Reflex
  476. */
  477. void scale_vcores(struct vcores_data const *vcores)
  478. {
  479. u32 val;
  480. val = optimize_vcore_voltage(&vcores->core);
  481. do_scale_vcore(vcores->core.addr, val, vcores->core.pmic);
  482. val = optimize_vcore_voltage(&vcores->mpu);
  483. do_scale_vcore(vcores->mpu.addr, val, vcores->mpu.pmic);
  484. /* Configure MPU ABB LDO after scale */
  485. abb_setup((*ctrl)->control_std_fuse_opp_vdd_mpu_2,
  486. (*ctrl)->control_wkup_ldovbb_mpu_voltage_ctrl,
  487. (*prcm)->prm_abbldo_mpu_setup,
  488. (*prcm)->prm_abbldo_mpu_ctrl,
  489. (*prcm)->prm_irqstatus_mpu_2,
  490. OMAP_ABB_MPU_TXDONE_MASK,
  491. OMAP_ABB_FAST_OPP);
  492. val = optimize_vcore_voltage(&vcores->mm);
  493. do_scale_vcore(vcores->mm.addr, val, vcores->mm.pmic);
  494. val = optimize_vcore_voltage(&vcores->gpu);
  495. do_scale_vcore(vcores->gpu.addr, val, vcores->gpu.pmic);
  496. val = optimize_vcore_voltage(&vcores->eve);
  497. do_scale_vcore(vcores->eve.addr, val, vcores->eve.pmic);
  498. val = optimize_vcore_voltage(&vcores->iva);
  499. do_scale_vcore(vcores->iva.addr, val, vcores->iva.pmic);
  500. }
  501. static inline void enable_clock_domain(u32 const clkctrl_reg, u32 enable_mode)
  502. {
  503. clrsetbits_le32(clkctrl_reg, CD_CLKCTRL_CLKTRCTRL_MASK,
  504. enable_mode << CD_CLKCTRL_CLKTRCTRL_SHIFT);
  505. debug("Enable clock domain - %x\n", clkctrl_reg);
  506. }
  507. static inline void wait_for_clk_enable(u32 clkctrl_addr)
  508. {
  509. u32 clkctrl, idlest = MODULE_CLKCTRL_IDLEST_DISABLED;
  510. u32 bound = LDELAY;
  511. while ((idlest == MODULE_CLKCTRL_IDLEST_DISABLED) ||
  512. (idlest == MODULE_CLKCTRL_IDLEST_TRANSITIONING)) {
  513. clkctrl = readl(clkctrl_addr);
  514. idlest = (clkctrl & MODULE_CLKCTRL_IDLEST_MASK) >>
  515. MODULE_CLKCTRL_IDLEST_SHIFT;
  516. if (--bound == 0) {
  517. printf("Clock enable failed for 0x%x idlest 0x%x\n",
  518. clkctrl_addr, clkctrl);
  519. return;
  520. }
  521. }
  522. }
  523. static inline void enable_clock_module(u32 const clkctrl_addr, u32 enable_mode,
  524. u32 wait_for_enable)
  525. {
  526. clrsetbits_le32(clkctrl_addr, MODULE_CLKCTRL_MODULEMODE_MASK,
  527. enable_mode << MODULE_CLKCTRL_MODULEMODE_SHIFT);
  528. debug("Enable clock module - %x\n", clkctrl_addr);
  529. if (wait_for_enable)
  530. wait_for_clk_enable(clkctrl_addr);
  531. }
  532. void freq_update_core(void)
  533. {
  534. u32 freq_config1 = 0;
  535. const struct dpll_params *core_dpll_params;
  536. u32 omap_rev = omap_revision();
  537. core_dpll_params = get_core_dpll_params(*dplls_data);
  538. /* Put EMIF clock domain in sw wakeup mode */
  539. enable_clock_domain((*prcm)->cm_memif_clkstctrl,
  540. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  541. wait_for_clk_enable((*prcm)->cm_memif_emif_1_clkctrl);
  542. wait_for_clk_enable((*prcm)->cm_memif_emif_2_clkctrl);
  543. freq_config1 = SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK |
  544. SHADOW_FREQ_CONFIG1_DLL_RESET_MASK;
  545. freq_config1 |= (DPLL_EN_LOCK << SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT) &
  546. SHADOW_FREQ_CONFIG1_DPLL_EN_MASK;
  547. freq_config1 |= (core_dpll_params->m2 <<
  548. SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT) &
  549. SHADOW_FREQ_CONFIG1_M2_DIV_MASK;
  550. writel(freq_config1, (*prcm)->cm_shadow_freq_config1);
  551. if (!wait_on_value(SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK, 0,
  552. (u32 *) (*prcm)->cm_shadow_freq_config1, LDELAY)) {
  553. puts("FREQ UPDATE procedure failed!!");
  554. hang();
  555. }
  556. /*
  557. * Putting EMIF in HW_AUTO is seen to be causing issues with
  558. * EMIF clocks and the master DLL. Keep EMIF in SW_WKUP
  559. * in OMAP5430 ES1.0 silicon
  560. */
  561. if (omap_rev != OMAP5430_ES1_0) {
  562. /* Put EMIF clock domain back in hw auto mode */
  563. enable_clock_domain((*prcm)->cm_memif_clkstctrl,
  564. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  565. wait_for_clk_enable((*prcm)->cm_memif_emif_1_clkctrl);
  566. wait_for_clk_enable((*prcm)->cm_memif_emif_2_clkctrl);
  567. }
  568. }
  569. void bypass_dpll(u32 const base)
  570. {
  571. do_bypass_dpll(base);
  572. wait_for_bypass(base);
  573. }
  574. void lock_dpll(u32 const base)
  575. {
  576. do_lock_dpll(base);
  577. wait_for_lock(base);
  578. }
  579. void setup_clocks_for_console(void)
  580. {
  581. /* Do not add any spl_debug prints in this function */
  582. clrsetbits_le32((*prcm)->cm_l4per_clkstctrl, CD_CLKCTRL_CLKTRCTRL_MASK,
  583. CD_CLKCTRL_CLKTRCTRL_SW_WKUP <<
  584. CD_CLKCTRL_CLKTRCTRL_SHIFT);
  585. /* Enable all UARTs - console will be on one of them */
  586. clrsetbits_le32((*prcm)->cm_l4per_uart1_clkctrl,
  587. MODULE_CLKCTRL_MODULEMODE_MASK,
  588. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  589. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  590. clrsetbits_le32((*prcm)->cm_l4per_uart2_clkctrl,
  591. MODULE_CLKCTRL_MODULEMODE_MASK,
  592. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  593. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  594. clrsetbits_le32((*prcm)->cm_l4per_uart3_clkctrl,
  595. MODULE_CLKCTRL_MODULEMODE_MASK,
  596. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  597. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  598. clrsetbits_le32((*prcm)->cm_l4per_uart4_clkctrl,
  599. MODULE_CLKCTRL_MODULEMODE_MASK,
  600. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  601. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  602. clrsetbits_le32((*prcm)->cm_l4per_clkstctrl, CD_CLKCTRL_CLKTRCTRL_MASK,
  603. CD_CLKCTRL_CLKTRCTRL_HW_AUTO <<
  604. CD_CLKCTRL_CLKTRCTRL_SHIFT);
  605. }
  606. void do_enable_clocks(u32 const *clk_domains,
  607. u32 const *clk_modules_hw_auto,
  608. u32 const *clk_modules_explicit_en,
  609. u8 wait_for_enable)
  610. {
  611. u32 i, max = 100;
  612. /* Put the clock domains in SW_WKUP mode */
  613. for (i = 0; (i < max) && clk_domains[i]; i++) {
  614. enable_clock_domain(clk_domains[i],
  615. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  616. }
  617. /* Clock modules that need to be put in HW_AUTO */
  618. for (i = 0; (i < max) && clk_modules_hw_auto[i]; i++) {
  619. enable_clock_module(clk_modules_hw_auto[i],
  620. MODULE_CLKCTRL_MODULEMODE_HW_AUTO,
  621. wait_for_enable);
  622. };
  623. /* Clock modules that need to be put in SW_EXPLICIT_EN mode */
  624. for (i = 0; (i < max) && clk_modules_explicit_en[i]; i++) {
  625. enable_clock_module(clk_modules_explicit_en[i],
  626. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN,
  627. wait_for_enable);
  628. };
  629. /* Put the clock domains in HW_AUTO mode now */
  630. for (i = 0; (i < max) && clk_domains[i]; i++) {
  631. enable_clock_domain(clk_domains[i],
  632. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  633. }
  634. }
  635. void prcm_init(void)
  636. {
  637. switch (omap_hw_init_context()) {
  638. case OMAP_INIT_CONTEXT_SPL:
  639. case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
  640. case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
  641. enable_basic_clocks();
  642. timer_init();
  643. scale_vcores(*omap_vcores);
  644. setup_dplls();
  645. #ifdef CONFIG_SYS_CLOCKS_ENABLE_ALL
  646. setup_non_essential_dplls();
  647. enable_non_essential_clocks();
  648. #endif
  649. setup_warmreset_time();
  650. break;
  651. default:
  652. break;
  653. }
  654. if (OMAP_INIT_CONTEXT_SPL != omap_hw_init_context())
  655. enable_basic_uboot_clocks();
  656. }
  657. void gpi2c_init(void)
  658. {
  659. static int gpi2c = 1;
  660. if (gpi2c) {
  661. i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED,
  662. CONFIG_SYS_OMAP24_I2C_SLAVE);
  663. gpi2c = 0;
  664. }
  665. }