ehci-mx5.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. /*
  2. * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
  3. * Copyright (C) 2010 Freescale Semiconductor, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. */
  15. #include <common.h>
  16. #include <usb.h>
  17. #include <errno.h>
  18. #include <linux/compiler.h>
  19. #include <usb/ehci-fsl.h>
  20. #include <asm/io.h>
  21. #include <asm/arch/imx-regs.h>
  22. #include <asm/arch/clock.h>
  23. #include <asm/arch/mx5x_pins.h>
  24. #include <asm/arch/iomux.h>
  25. #include "ehci.h"
  26. #define MX5_USBOTHER_REGS_OFFSET 0x800
  27. #define MXC_OTG_OFFSET 0
  28. #define MXC_H1_OFFSET 0x200
  29. #define MXC_H2_OFFSET 0x400
  30. #define MXC_USBCTRL_OFFSET 0
  31. #define MXC_USB_PHY_CTR_FUNC_OFFSET 0x8
  32. #define MXC_USB_PHY_CTR_FUNC2_OFFSET 0xc
  33. #define MXC_USB_CTRL_1_OFFSET 0x10
  34. #define MXC_USBH2CTRL_OFFSET 0x14
  35. /* USB_CTRL */
  36. #define MXC_OTG_UCTRL_OWIE_BIT (1 << 27) /* OTG wakeup intr enable */
  37. #define MXC_OTG_UCTRL_OPM_BIT (1 << 24) /* OTG power mask */
  38. #define MXC_H1_UCTRL_H1UIE_BIT (1 << 12) /* Host1 ULPI interrupt enable */
  39. #define MXC_H1_UCTRL_H1WIE_BIT (1 << 11) /* HOST1 wakeup intr enable */
  40. #define MXC_H1_UCTRL_H1PM_BIT (1 << 8) /* HOST1 power mask */
  41. /* USB_PHY_CTRL_FUNC */
  42. #define MXC_OTG_PHYCTRL_OC_DIS_BIT (1 << 8) /* OTG Disable Overcurrent Event */
  43. #define MXC_H1_OC_DIS_BIT (1 << 5) /* UH1 Disable Overcurrent Event */
  44. /* USBH2CTRL */
  45. #define MXC_H2_UCTRL_H2UIE_BIT (1 << 8)
  46. #define MXC_H2_UCTRL_H2WIE_BIT (1 << 7)
  47. #define MXC_H2_UCTRL_H2PM_BIT (1 << 4)
  48. /* USB_CTRL_1 */
  49. #define MXC_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
  50. /* USB pin configuration */
  51. #define USB_PAD_CONFIG (PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST | \
  52. PAD_CTL_DRV_HIGH | PAD_CTL_100K_PU | \
  53. PAD_CTL_HYS_ENABLE | PAD_CTL_PUE_PULL)
  54. #ifdef CONFIG_MX51
  55. /*
  56. * Configure the MX51 USB H1 IOMUX
  57. */
  58. void setup_iomux_usb_h1(void)
  59. {
  60. mxc_request_iomux(MX51_PIN_USBH1_STP, IOMUX_CONFIG_ALT0);
  61. mxc_iomux_set_pad(MX51_PIN_USBH1_STP, USB_PAD_CONFIG);
  62. mxc_request_iomux(MX51_PIN_USBH1_CLK, IOMUX_CONFIG_ALT0);
  63. mxc_iomux_set_pad(MX51_PIN_USBH1_CLK, USB_PAD_CONFIG);
  64. mxc_request_iomux(MX51_PIN_USBH1_DIR, IOMUX_CONFIG_ALT0);
  65. mxc_iomux_set_pad(MX51_PIN_USBH1_DIR, USB_PAD_CONFIG);
  66. mxc_request_iomux(MX51_PIN_USBH1_NXT, IOMUX_CONFIG_ALT0);
  67. mxc_iomux_set_pad(MX51_PIN_USBH1_NXT, USB_PAD_CONFIG);
  68. mxc_request_iomux(MX51_PIN_USBH1_DATA0, IOMUX_CONFIG_ALT0);
  69. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA0, USB_PAD_CONFIG);
  70. mxc_request_iomux(MX51_PIN_USBH1_DATA1, IOMUX_CONFIG_ALT0);
  71. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA1, USB_PAD_CONFIG);
  72. mxc_request_iomux(MX51_PIN_USBH1_DATA2, IOMUX_CONFIG_ALT0);
  73. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA2, USB_PAD_CONFIG);
  74. mxc_request_iomux(MX51_PIN_USBH1_DATA3, IOMUX_CONFIG_ALT0);
  75. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA3, USB_PAD_CONFIG);
  76. mxc_request_iomux(MX51_PIN_USBH1_DATA4, IOMUX_CONFIG_ALT0);
  77. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA4, USB_PAD_CONFIG);
  78. mxc_request_iomux(MX51_PIN_USBH1_DATA5, IOMUX_CONFIG_ALT0);
  79. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA5, USB_PAD_CONFIG);
  80. mxc_request_iomux(MX51_PIN_USBH1_DATA6, IOMUX_CONFIG_ALT0);
  81. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA6, USB_PAD_CONFIG);
  82. mxc_request_iomux(MX51_PIN_USBH1_DATA7, IOMUX_CONFIG_ALT0);
  83. mxc_iomux_set_pad(MX51_PIN_USBH1_DATA7, USB_PAD_CONFIG);
  84. }
  85. /*
  86. * Configure the MX51 USB H2 IOMUX
  87. */
  88. void setup_iomux_usb_h2(void)
  89. {
  90. mxc_request_iomux(MX51_PIN_EIM_A24, IOMUX_CONFIG_ALT2);
  91. mxc_iomux_set_pad(MX51_PIN_EIM_A24, USB_PAD_CONFIG);
  92. mxc_request_iomux(MX51_PIN_EIM_A25, IOMUX_CONFIG_ALT2);
  93. mxc_iomux_set_pad(MX51_PIN_EIM_A25, USB_PAD_CONFIG);
  94. mxc_request_iomux(MX51_PIN_EIM_A26, IOMUX_CONFIG_ALT2);
  95. mxc_iomux_set_pad(MX51_PIN_EIM_A26, USB_PAD_CONFIG);
  96. mxc_request_iomux(MX51_PIN_EIM_A27, IOMUX_CONFIG_ALT2);
  97. mxc_iomux_set_pad(MX51_PIN_EIM_A27, USB_PAD_CONFIG);
  98. mxc_request_iomux(MX51_PIN_EIM_D16, IOMUX_CONFIG_ALT2);
  99. mxc_iomux_set_pad(MX51_PIN_EIM_D16, USB_PAD_CONFIG);
  100. mxc_request_iomux(MX51_PIN_EIM_D17, IOMUX_CONFIG_ALT2);
  101. mxc_iomux_set_pad(MX51_PIN_EIM_D17, USB_PAD_CONFIG);
  102. mxc_request_iomux(MX51_PIN_EIM_D18, IOMUX_CONFIG_ALT2);
  103. mxc_iomux_set_pad(MX51_PIN_EIM_D18, USB_PAD_CONFIG);
  104. mxc_request_iomux(MX51_PIN_EIM_D19, IOMUX_CONFIG_ALT2);
  105. mxc_iomux_set_pad(MX51_PIN_EIM_D19, USB_PAD_CONFIG);
  106. mxc_request_iomux(MX51_PIN_EIM_D20, IOMUX_CONFIG_ALT2);
  107. mxc_iomux_set_pad(MX51_PIN_EIM_D20, USB_PAD_CONFIG);
  108. mxc_request_iomux(MX51_PIN_EIM_D21, IOMUX_CONFIG_ALT2);
  109. mxc_iomux_set_pad(MX51_PIN_EIM_D21, USB_PAD_CONFIG);
  110. mxc_request_iomux(MX51_PIN_EIM_D22, IOMUX_CONFIG_ALT2);
  111. mxc_iomux_set_pad(MX51_PIN_EIM_D22, USB_PAD_CONFIG);
  112. mxc_request_iomux(MX51_PIN_EIM_D23, IOMUX_CONFIG_ALT2);
  113. mxc_iomux_set_pad(MX51_PIN_EIM_D23, USB_PAD_CONFIG);
  114. }
  115. #endif
  116. int mxc_set_usbcontrol(int port, unsigned int flags)
  117. {
  118. unsigned int v;
  119. void __iomem *usb_base = (void __iomem *)OTG_BASE_ADDR;
  120. void __iomem *usbother_base;
  121. int ret = 0;
  122. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  123. switch (port) {
  124. case 0: /* OTG port */
  125. if (flags & MXC_EHCI_INTERNAL_PHY) {
  126. v = __raw_readl(usbother_base +
  127. MXC_USB_PHY_CTR_FUNC_OFFSET);
  128. if (flags & MXC_EHCI_POWER_PINS_ENABLED)
  129. /* OC/USBPWR is not used */
  130. v |= MXC_OTG_PHYCTRL_OC_DIS_BIT;
  131. else
  132. /* OC/USBPWR is used */
  133. v &= ~MXC_OTG_PHYCTRL_OC_DIS_BIT;
  134. __raw_writel(v, usbother_base +
  135. MXC_USB_PHY_CTR_FUNC_OFFSET);
  136. v = __raw_readl(usbother_base + MXC_USBCTRL_OFFSET);
  137. if (flags & MXC_EHCI_POWER_PINS_ENABLED)
  138. v |= MXC_OTG_UCTRL_OPM_BIT;
  139. else
  140. v &= ~MXC_OTG_UCTRL_OPM_BIT;
  141. __raw_writel(v, usbother_base + MXC_USBCTRL_OFFSET);
  142. }
  143. break;
  144. case 1: /* Host 1 Host ULPI */
  145. #ifdef CONFIG_MX51
  146. /* The clock for the USBH1 ULPI port will come externally
  147. from the PHY. */
  148. v = __raw_readl(usbother_base + MXC_USB_CTRL_1_OFFSET);
  149. __raw_writel(v | MXC_USB_CTRL_UH1_EXT_CLK_EN, usbother_base +
  150. MXC_USB_CTRL_1_OFFSET);
  151. #endif
  152. v = __raw_readl(usbother_base + MXC_USBCTRL_OFFSET);
  153. if (flags & MXC_EHCI_POWER_PINS_ENABLED)
  154. v &= ~MXC_H1_UCTRL_H1PM_BIT; /* HOST1 power mask used */
  155. else
  156. v |= MXC_H1_UCTRL_H1PM_BIT; /* HOST1 power mask used */
  157. __raw_writel(v, usbother_base + MXC_USBCTRL_OFFSET);
  158. v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC_OFFSET);
  159. if (flags & MXC_EHCI_POWER_PINS_ENABLED)
  160. v &= ~MXC_H1_OC_DIS_BIT; /* OC is used */
  161. else
  162. v |= MXC_H1_OC_DIS_BIT; /* OC is not used */
  163. __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC_OFFSET);
  164. break;
  165. case 2: /* Host 2 ULPI */
  166. v = __raw_readl(usbother_base + MXC_USBH2CTRL_OFFSET);
  167. if (flags & MXC_EHCI_POWER_PINS_ENABLED)
  168. v &= ~MXC_H2_UCTRL_H2PM_BIT; /* HOST2 power mask used */
  169. else
  170. v |= MXC_H2_UCTRL_H2PM_BIT; /* HOST2 power mask used */
  171. __raw_writel(v, usbother_base + MXC_USBH2CTRL_OFFSET);
  172. break;
  173. }
  174. return ret;
  175. }
  176. void __board_ehci_hcd_postinit(struct usb_ehci *ehci, int port)
  177. {
  178. }
  179. void board_ehci_hcd_postinit(struct usb_ehci *ehci, int port)
  180. __attribute((weak, alias("__board_ehci_hcd_postinit")));
  181. int ehci_hcd_init(int index, struct ehci_hccr **hccr, struct ehci_hcor **hcor)
  182. {
  183. struct usb_ehci *ehci;
  184. #ifdef CONFIG_MX53
  185. struct clkctl *sc_regs = (struct clkctl *)CCM_BASE_ADDR;
  186. u32 reg;
  187. reg = __raw_readl(&sc_regs->cscmr1) & ~(1 << 26);
  188. /* derive USB PHY clock multiplexer from PLL3 */
  189. reg |= 1 << 26;
  190. __raw_writel(reg, &sc_regs->cscmr1);
  191. #endif
  192. set_usboh3_clk();
  193. enable_usboh3_clk(1);
  194. set_usb_phy2_clk();
  195. enable_usb_phy2_clk(1);
  196. mdelay(1);
  197. /* Do board specific initialization */
  198. board_ehci_hcd_init(CONFIG_MXC_USB_PORT);
  199. ehci = (struct usb_ehci *)(OTG_BASE_ADDR +
  200. (0x200 * CONFIG_MXC_USB_PORT));
  201. *hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
  202. *hcor = (struct ehci_hcor *)((uint32_t)*hccr +
  203. HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
  204. setbits_le32(&ehci->usbmode, CM_HOST);
  205. __raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
  206. setbits_le32(&ehci->portsc, USB_EN);
  207. mxc_set_usbcontrol(CONFIG_MXC_USB_PORT, CONFIG_MXC_USB_FLAGS);
  208. mdelay(10);
  209. /* Do board specific post-initialization */
  210. board_ehci_hcd_postinit(ehci, CONFIG_MXC_USB_PORT);
  211. return 0;
  212. }
  213. int ehci_hcd_stop(int index)
  214. {
  215. return 0;
  216. }