ddr3_training_db.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655
  1. /*
  2. * Copyright (C) Marvell International Ltd. and its affiliates
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <spl.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/cpu.h>
  10. #include <asm/arch/soc.h>
  11. #include "ddr3_init.h"
  12. /* List of allowed frequency listed in order of enum hws_ddr_freq */
  13. u32 freq_val[DDR_FREQ_LIMIT] = {
  14. 0, /*DDR_FREQ_LOW_FREQ */
  15. 400, /*DDR_FREQ_400, */
  16. 533, /*DDR_FREQ_533, */
  17. 666, /*DDR_FREQ_667, */
  18. 800, /*DDR_FREQ_800, */
  19. 933, /*DDR_FREQ_933, */
  20. 1066, /*DDR_FREQ_1066, */
  21. 311, /*DDR_FREQ_311, */
  22. 333, /*DDR_FREQ_333, */
  23. 467, /*DDR_FREQ_467, */
  24. 850, /*DDR_FREQ_850, */
  25. 600, /*DDR_FREQ_600 */
  26. 300, /*DDR_FREQ_300 */
  27. 900, /*DDR_FREQ_900 */
  28. 360, /*DDR_FREQ_360 */
  29. 1000 /*DDR_FREQ_1000 */
  30. };
  31. /* Table for CL values per frequency for each speed bin index */
  32. struct cl_val_per_freq cas_latency_table[] = {
  33. /*
  34. * 400M 667M 933M 311M 467M 600M 360
  35. * 100M 533M 800M 1066M 333M 850M 900
  36. * 1000 (the order is 100, 400, 533 etc.)
  37. */
  38. /* DDR3-800D */
  39. { {6, 5, 0, 0, 0, 0, 0, 5, 5, 0, 0, 0, 5, 0, 5, 0} },
  40. /* DDR3-800E */
  41. { {6, 6, 0, 0, 0, 0, 0, 6, 6, 0, 0, 0, 6, 0, 6, 0} },
  42. /* DDR3-1066E */
  43. { {6, 5, 6, 0, 0, 0, 0, 5, 5, 6, 0, 0, 5, 0, 5, 0} },
  44. /* DDR3-1066F */
  45. { {6, 6, 7, 0, 0, 0, 0, 6, 6, 7, 0, 0, 6, 0, 6, 0} },
  46. /* DDR3-1066G */
  47. { {6, 6, 8, 0, 0, 0, 0, 6, 6, 8, 0, 0, 6, 0, 6, 0} },
  48. /* DDR3-1333F* */
  49. { {6, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  50. /* DDR3-1333G */
  51. { {6, 5, 7, 8, 0, 0, 0, 5, 5, 7, 0, 8, 5, 0, 5, 0} },
  52. /* DDR3-1333H */
  53. { {6, 6, 8, 9, 0, 0, 0, 6, 6, 8, 0, 9, 6, 0, 6, 0} },
  54. /* DDR3-1333J* */
  55. { {6, 6, 8, 10, 0, 0, 0, 6, 6, 8, 0, 10, 6, 0, 6, 0}
  56. /* DDR3-1600G* */},
  57. { {6, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  58. /* DDR3-1600H */
  59. { {6, 5, 6, 8, 9, 0, 0, 5, 5, 6, 0, 8, 5, 0, 5, 0} },
  60. /* DDR3-1600J */
  61. { {6, 5, 7, 9, 10, 0, 0, 5, 5, 7, 0, 9, 5, 0, 5, 0} },
  62. /* DDR3-1600K */
  63. { {6, 6, 8, 10, 11, 0, 0, 6, 6, 8, 0, 10, 6, 0, 6, 0 } },
  64. /* DDR3-1866J* */
  65. { {6, 5, 6, 8, 9, 11, 0, 5, 5, 6, 11, 8, 5, 0, 5, 0} },
  66. /* DDR3-1866K */
  67. { {6, 5, 7, 8, 10, 11, 0, 5, 5, 7, 11, 8, 5, 11, 5, 11} },
  68. /* DDR3-1866L */
  69. { {6, 6, 7, 9, 11, 12, 0, 6, 6, 7, 12, 9, 6, 12, 6, 12} },
  70. /* DDR3-1866M* */
  71. { {6, 6, 8, 10, 11, 13, 0, 6, 6, 8, 13, 10, 6, 13, 6, 13} },
  72. /* DDR3-2133K* */
  73. { {6, 5, 6, 7, 9, 10, 11, 5, 5, 6, 10, 7, 5, 11, 5, 11} },
  74. /* DDR3-2133L */
  75. { {6, 5, 6, 8, 9, 11, 12, 5, 5, 6, 11, 8, 5, 12, 5, 12} },
  76. /* DDR3-2133M */
  77. { {6, 5, 7, 9, 10, 12, 13, 5, 5, 7, 12, 9, 5, 13, 5, 13} },
  78. /* DDR3-2133N* */
  79. { {6, 6, 7, 9, 11, 13, 14, 6, 6, 7, 13, 9, 6, 14, 6, 14} },
  80. /* DDR3-1333H-ext */
  81. { {6, 6, 7, 9, 0, 0, 0, 6, 6, 7, 0, 9, 6, 0, 6, 0} },
  82. /* DDR3-1600K-ext */
  83. { {6, 6, 7, 9, 11, 0, 0, 6, 6, 7, 0, 9, 6, 0, 6, 0} },
  84. /* DDR3-1866M-ext */
  85. { {6, 6, 7, 9, 11, 13, 0, 6, 6, 7, 13, 9, 6, 13, 6, 13} },
  86. };
  87. /* Table for CWL values per speedbin index */
  88. struct cl_val_per_freq cas_write_latency_table[] = {
  89. /*
  90. * 400M 667M 933M 311M 467M 600M 360
  91. * 100M 533M 800M 1066M 333M 850M 900
  92. * (the order is 100, 400, 533 etc.)
  93. */
  94. /* DDR3-800D */
  95. { {5, 5, 0, 0, 0, 0, 0, 5, 5, 0, 0, 0, 5, 0, 5, 0} },
  96. /* DDR3-800E */
  97. { {5, 5, 0, 0, 0, 0, 0, 5, 5, 0, 0, 0, 5, 0, 5, 0} },
  98. /* DDR3-1066E */
  99. { {5, 5, 6, 0, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  100. /* DDR3-1066F */
  101. { {5, 5, 6, 0, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  102. /* DDR3-1066G */
  103. { {5, 5, 6, 0, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  104. /* DDR3-1333F* */
  105. { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  106. /* DDR3-1333G */
  107. { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  108. /* DDR3-1333H */
  109. { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  110. /* DDR3-1333J* */
  111. { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  112. /* DDR3-1600G* */
  113. { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  114. /* DDR3-1600H */
  115. { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  116. /* DDR3-1600J */
  117. { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  118. /* DDR3-1600K */
  119. { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  120. /* DDR3-1866J* */
  121. { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 0, 5, 0} },
  122. /* DDR3-1866K */
  123. { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 0, 5, 0} },
  124. /* DDR3-1866L */
  125. { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 9, 5, 9} },
  126. /* DDR3-1866M* */
  127. { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 9, 5, 9} },
  128. /* DDR3-2133K* */
  129. { {5, 5, 6, 7, 8, 9, 10, 5, 5, 6, 9, 7, 5, 9, 5, 10} },
  130. /* DDR3-2133L */
  131. { {5, 5, 6, 7, 8, 9, 10, 5, 5, 6, 9, 7, 5, 9, 5, 10} },
  132. /* DDR3-2133M */
  133. { {5, 5, 6, 7, 8, 9, 10, 5, 5, 6, 9, 7, 5, 9, 5, 10} },
  134. /* DDR3-2133N* */
  135. { {5, 5, 6, 7, 8, 9, 10, 5, 5, 6, 9, 7, 5, 9, 5, 10} },
  136. /* DDR3-1333H-ext */
  137. { {5, 5, 6, 7, 0, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  138. /* DDR3-1600K-ext */
  139. { {5, 5, 6, 7, 8, 0, 0, 5, 5, 6, 0, 7, 5, 0, 5, 0} },
  140. /* DDR3-1866M-ext */
  141. { {5, 5, 6, 7, 8, 9, 0, 5, 5, 6, 9, 7, 5, 9, 5, 9} },
  142. };
  143. u8 twr_mask_table[] = {
  144. 10,
  145. 10,
  146. 10,
  147. 10,
  148. 10,
  149. 1, /*5*/
  150. 2, /*6*/
  151. 3, /*7*/
  152. 4, /*8*/
  153. 10,
  154. 5, /*10*/
  155. 10,
  156. 6, /*12*/
  157. 10,
  158. 7, /*14*/
  159. 10,
  160. 0 /*16*/
  161. };
  162. u8 cl_mask_table[] = {
  163. 0,
  164. 0,
  165. 0,
  166. 0,
  167. 0,
  168. 0x2,
  169. 0x4,
  170. 0x6,
  171. 0x8,
  172. 0xa,
  173. 0xc,
  174. 0xe,
  175. 0x1,
  176. 0x3,
  177. 0x5,
  178. 0x5
  179. };
  180. u8 cwl_mask_table[] = {
  181. 0,
  182. 0,
  183. 0,
  184. 0,
  185. 0,
  186. 0,
  187. 0x1,
  188. 0x2,
  189. 0x3,
  190. 0x4,
  191. 0x5,
  192. 0x6,
  193. 0x7,
  194. 0x8,
  195. 0x9,
  196. 0x9
  197. };
  198. /* RFC values (in ns) */
  199. u16 rfc_table[] = {
  200. 90, /* 512M */
  201. 110, /* 1G */
  202. 160, /* 2G */
  203. 260, /* 4G */
  204. 350 /* 8G */
  205. };
  206. u32 speed_bin_table_t_rc[] = {
  207. 50000,
  208. 52500,
  209. 48750,
  210. 50625,
  211. 52500,
  212. 46500,
  213. 48000,
  214. 49500,
  215. 51000,
  216. 45000,
  217. 46250,
  218. 47500,
  219. 48750,
  220. 44700,
  221. 45770,
  222. 46840,
  223. 47910,
  224. 43285,
  225. 44220,
  226. 45155,
  227. 46900
  228. };
  229. u32 speed_bin_table_t_rcd_t_rp[] = {
  230. 12500,
  231. 15000,
  232. 11250,
  233. 13125,
  234. 15000,
  235. 10500,
  236. 12000,
  237. 13500,
  238. 15000,
  239. 10000,
  240. 11250,
  241. 12500,
  242. 13750,
  243. 10700,
  244. 11770,
  245. 12840,
  246. 13910,
  247. 10285,
  248. 11022,
  249. 12155,
  250. 13090,
  251. };
  252. enum {
  253. PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_AGGRESSOR = 0,
  254. PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM
  255. };
  256. static u8 pattern_killer_pattern_table_map[KILLER_PATTERN_LENGTH * 2][2] = {
  257. /*Aggressor / Victim */
  258. {1, 0},
  259. {0, 0},
  260. {1, 0},
  261. {1, 1},
  262. {0, 1},
  263. {0, 1},
  264. {1, 0},
  265. {0, 1},
  266. {1, 0},
  267. {0, 1},
  268. {1, 0},
  269. {1, 0},
  270. {0, 1},
  271. {1, 0},
  272. {0, 1},
  273. {0, 0},
  274. {1, 1},
  275. {0, 0},
  276. {1, 1},
  277. {0, 0},
  278. {1, 1},
  279. {0, 0},
  280. {1, 1},
  281. {1, 0},
  282. {0, 0},
  283. {1, 1},
  284. {0, 0},
  285. {1, 1},
  286. {0, 0},
  287. {0, 0},
  288. {0, 0},
  289. {0, 1},
  290. {0, 1},
  291. {1, 1},
  292. {0, 0},
  293. {0, 0},
  294. {1, 1},
  295. {1, 1},
  296. {0, 0},
  297. {1, 1},
  298. {0, 0},
  299. {1, 1},
  300. {1, 1},
  301. {0, 0},
  302. {0, 0},
  303. {1, 1},
  304. {0, 0},
  305. {1, 1},
  306. {0, 1},
  307. {0, 0},
  308. {0, 1},
  309. {0, 1},
  310. {0, 0},
  311. {1, 1},
  312. {1, 1},
  313. {1, 0},
  314. {1, 0},
  315. {1, 1},
  316. {1, 1},
  317. {1, 1},
  318. {1, 1},
  319. {1, 1},
  320. {1, 1},
  321. {1, 1}
  322. };
  323. static u8 pattern_vref_pattern_table_map[] = {
  324. /* 1 means 0xffffffff, 0 is 0x0 */
  325. 0xb8,
  326. 0x52,
  327. 0x55,
  328. 0x8a,
  329. 0x33,
  330. 0xa6,
  331. 0x6d,
  332. 0xfe
  333. };
  334. /* Return speed Bin value for selected index and t* element */
  335. u32 speed_bin_table(u8 index, enum speed_bin_table_elements element)
  336. {
  337. u32 result = 0;
  338. switch (element) {
  339. case SPEED_BIN_TRCD:
  340. case SPEED_BIN_TRP:
  341. result = speed_bin_table_t_rcd_t_rp[index];
  342. break;
  343. case SPEED_BIN_TRAS:
  344. if (index < 6)
  345. result = 37500;
  346. else if (index < 10)
  347. result = 36000;
  348. else if (index < 14)
  349. result = 35000;
  350. else if (index < 18)
  351. result = 34000;
  352. else
  353. result = 33000;
  354. break;
  355. case SPEED_BIN_TRC:
  356. result = speed_bin_table_t_rc[index];
  357. break;
  358. case SPEED_BIN_TRRD1K:
  359. if (index < 3)
  360. result = 10000;
  361. else if (index < 6)
  362. result = 7005;
  363. else if (index < 14)
  364. result = 6000;
  365. else
  366. result = 5000;
  367. break;
  368. case SPEED_BIN_TRRD2K:
  369. if (index < 6)
  370. result = 10000;
  371. else if (index < 14)
  372. result = 7005;
  373. else
  374. result = 6000;
  375. break;
  376. case SPEED_BIN_TPD:
  377. if (index < 3)
  378. result = 7500;
  379. else if (index < 10)
  380. result = 5625;
  381. else
  382. result = 5000;
  383. break;
  384. case SPEED_BIN_TFAW1K:
  385. if (index < 3)
  386. result = 40000;
  387. else if (index < 6)
  388. result = 37500;
  389. else if (index < 14)
  390. result = 30000;
  391. else if (index < 18)
  392. result = 27000;
  393. else
  394. result = 25000;
  395. break;
  396. case SPEED_BIN_TFAW2K:
  397. if (index < 6)
  398. result = 50000;
  399. else if (index < 10)
  400. result = 45000;
  401. else if (index < 14)
  402. result = 40000;
  403. else
  404. result = 35000;
  405. break;
  406. case SPEED_BIN_TWTR:
  407. result = 7500;
  408. break;
  409. case SPEED_BIN_TRTP:
  410. result = 7500;
  411. break;
  412. case SPEED_BIN_TWR:
  413. result = 15000;
  414. break;
  415. case SPEED_BIN_TMOD:
  416. result = 15000;
  417. break;
  418. case SPEED_BIN_TXPDLL:
  419. result = 24000;
  420. break;
  421. default:
  422. break;
  423. }
  424. return result;
  425. }
  426. static inline u32 pattern_table_get_killer_word(u8 dqs, u8 index)
  427. {
  428. u8 i, byte = 0;
  429. u8 role;
  430. for (i = 0; i < 8; i++) {
  431. role = (i == dqs) ?
  432. (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_AGGRESSOR) :
  433. (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM);
  434. byte |= pattern_killer_pattern_table_map[index][role] << i;
  435. }
  436. return byte | (byte << 8) | (byte << 16) | (byte << 24);
  437. }
  438. static inline u32 pattern_table_get_killer_word16(u8 dqs, u8 index)
  439. {
  440. u8 i, byte0 = 0, byte1 = 0;
  441. u8 role;
  442. for (i = 0; i < 8; i++) {
  443. role = (i == dqs) ?
  444. (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_AGGRESSOR) :
  445. (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM);
  446. byte0 |= pattern_killer_pattern_table_map[index * 2][role] << i;
  447. }
  448. for (i = 0; i < 8; i++) {
  449. role = (i == dqs) ?
  450. (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_AGGRESSOR) :
  451. (PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM);
  452. byte1 |= pattern_killer_pattern_table_map
  453. [index * 2 + 1][role] << i;
  454. }
  455. return byte0 | (byte0 << 8) | (byte1 << 16) | (byte1 << 24);
  456. }
  457. static inline u32 pattern_table_get_sso_word(u8 sso, u8 index)
  458. {
  459. u8 step = sso + 1;
  460. if (0 == ((index / step) & 1))
  461. return 0x0;
  462. else
  463. return 0xffffffff;
  464. }
  465. static inline u32 pattern_table_get_vref_word(u8 index)
  466. {
  467. if (0 == ((pattern_vref_pattern_table_map[index / 8] >>
  468. (index % 8)) & 1))
  469. return 0x0;
  470. else
  471. return 0xffffffff;
  472. }
  473. static inline u32 pattern_table_get_vref_word16(u8 index)
  474. {
  475. if (0 == pattern_killer_pattern_table_map
  476. [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2] &&
  477. 0 == pattern_killer_pattern_table_map
  478. [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2 + 1])
  479. return 0x00000000;
  480. else if (1 == pattern_killer_pattern_table_map
  481. [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2] &&
  482. 0 == pattern_killer_pattern_table_map
  483. [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2 + 1])
  484. return 0xffff0000;
  485. else if (0 == pattern_killer_pattern_table_map
  486. [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2] &&
  487. 1 == pattern_killer_pattern_table_map
  488. [PATTERN_KILLER_PATTERN_TABLE_MAP_ROLE_VICTIM][index * 2 + 1])
  489. return 0x0000ffff;
  490. else
  491. return 0xffffffff;
  492. }
  493. static inline u32 pattern_table_get_static_pbs_word(u8 index)
  494. {
  495. u16 temp;
  496. temp = ((0x00ff << (index / 3)) & 0xff00) >> 8;
  497. return temp | (temp << 8) | (temp << 16) | (temp << 24);
  498. }
  499. inline u32 pattern_table_get_word(u32 dev_num, enum hws_pattern type, u8 index)
  500. {
  501. u32 pattern;
  502. struct hws_topology_map *tm = ddr3_get_topology_map();
  503. if (DDR3_IS_16BIT_DRAM_MODE(tm->bus_act_mask) == 0) {
  504. /* 32bit patterns */
  505. switch (type) {
  506. case PATTERN_PBS1:
  507. case PATTERN_PBS2:
  508. if (index == 0 || index == 2 || index == 5 ||
  509. index == 7)
  510. pattern = PATTERN_55;
  511. else
  512. pattern = PATTERN_AA;
  513. break;
  514. case PATTERN_PBS3:
  515. if (0 == (index & 1))
  516. pattern = PATTERN_55;
  517. else
  518. pattern = PATTERN_AA;
  519. break;
  520. case PATTERN_RL:
  521. if (index < 6)
  522. pattern = PATTERN_00;
  523. else
  524. pattern = PATTERN_80;
  525. break;
  526. case PATTERN_STATIC_PBS:
  527. pattern = pattern_table_get_static_pbs_word(index);
  528. break;
  529. case PATTERN_KILLER_DQ0:
  530. case PATTERN_KILLER_DQ1:
  531. case PATTERN_KILLER_DQ2:
  532. case PATTERN_KILLER_DQ3:
  533. case PATTERN_KILLER_DQ4:
  534. case PATTERN_KILLER_DQ5:
  535. case PATTERN_KILLER_DQ6:
  536. case PATTERN_KILLER_DQ7:
  537. pattern = pattern_table_get_killer_word(
  538. (u8)(type - PATTERN_KILLER_DQ0), index);
  539. break;
  540. case PATTERN_RL2:
  541. if (index < 6)
  542. pattern = PATTERN_00;
  543. else
  544. pattern = PATTERN_01;
  545. break;
  546. case PATTERN_TEST:
  547. if (index > 1 && index < 6)
  548. pattern = PATTERN_20;
  549. else
  550. pattern = PATTERN_00;
  551. break;
  552. case PATTERN_FULL_SSO0:
  553. case PATTERN_FULL_SSO1:
  554. case PATTERN_FULL_SSO2:
  555. case PATTERN_FULL_SSO3:
  556. pattern = pattern_table_get_sso_word(
  557. (u8)(type - PATTERN_FULL_SSO0), index);
  558. break;
  559. case PATTERN_VREF:
  560. pattern = pattern_table_get_vref_word(index);
  561. break;
  562. default:
  563. pattern = 0;
  564. break;
  565. }
  566. } else {
  567. /* 16bit patterns */
  568. switch (type) {
  569. case PATTERN_PBS1:
  570. case PATTERN_PBS2:
  571. case PATTERN_PBS3:
  572. pattern = PATTERN_55AA;
  573. break;
  574. case PATTERN_RL:
  575. if (index < 3)
  576. pattern = PATTERN_00;
  577. else
  578. pattern = PATTERN_80;
  579. break;
  580. case PATTERN_STATIC_PBS:
  581. pattern = PATTERN_00FF;
  582. break;
  583. case PATTERN_KILLER_DQ0:
  584. case PATTERN_KILLER_DQ1:
  585. case PATTERN_KILLER_DQ2:
  586. case PATTERN_KILLER_DQ3:
  587. case PATTERN_KILLER_DQ4:
  588. case PATTERN_KILLER_DQ5:
  589. case PATTERN_KILLER_DQ6:
  590. case PATTERN_KILLER_DQ7:
  591. pattern = pattern_table_get_killer_word16(
  592. (u8)(type - PATTERN_KILLER_DQ0), index);
  593. break;
  594. case PATTERN_RL2:
  595. if (index < 3)
  596. pattern = PATTERN_00;
  597. else
  598. pattern = PATTERN_01;
  599. break;
  600. case PATTERN_TEST:
  601. pattern = PATTERN_0080;
  602. break;
  603. case PATTERN_FULL_SSO0:
  604. pattern = 0x0000ffff;
  605. break;
  606. case PATTERN_FULL_SSO1:
  607. case PATTERN_FULL_SSO2:
  608. case PATTERN_FULL_SSO3:
  609. pattern = pattern_table_get_sso_word(
  610. (u8)(type - PATTERN_FULL_SSO1), index);
  611. break;
  612. case PATTERN_VREF:
  613. pattern = pattern_table_get_vref_word16(index);
  614. break;
  615. default:
  616. pattern = 0;
  617. break;
  618. }
  619. }
  620. return pattern;
  621. }