atcspi200_spi.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499
  1. /*
  2. * Andestech ATCSPI200 SPI controller driver.
  3. *
  4. * Copyright 2017 Andes Technology, Inc.
  5. * Author: Rick Chen (rick@andestech.com)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <clk.h>
  10. #include <common.h>
  11. #include <malloc.h>
  12. #include <spi.h>
  13. #include <asm/io.h>
  14. #include <dm.h>
  15. DECLARE_GLOBAL_DATA_PTR;
  16. #define MAX_TRANSFER_LEN 512
  17. #define CHUNK_SIZE 1
  18. #define SPI_TIMEOUT 0x100000
  19. #define SPI0_BUS 0
  20. #define SPI1_BUS 1
  21. #define SPI0_BASE 0xf0b00000
  22. #define SPI1_BASE 0xf0f00000
  23. #define NSPI_MAX_CS_NUM 1
  24. struct atcspi200_spi_regs {
  25. u32 rev;
  26. u32 reserve1[3];
  27. u32 format; /* 0x10 */
  28. #define DATA_LENGTH(x) ((x-1)<<8)
  29. u32 pio;
  30. u32 reserve2[2];
  31. u32 tctrl; /* 0x20 */
  32. #define TRAMODE_OFFSET 24
  33. #define TRAMODE_MASK (0x0F<<TRAMODE_OFFSET)
  34. #define TRAMODE_WR_SYNC (0<<TRAMODE_OFFSET)
  35. #define TRAMODE_WO (1<<TRAMODE_OFFSET)
  36. #define TRAMODE_RO (2<<TRAMODE_OFFSET)
  37. #define TRAMODE_WR (3<<TRAMODE_OFFSET)
  38. #define TRAMODE_RW (4<<TRAMODE_OFFSET)
  39. #define TRAMODE_WDR (5<<TRAMODE_OFFSET)
  40. #define TRAMODE_RDW (6<<TRAMODE_OFFSET)
  41. #define TRAMODE_NONE (7<<TRAMODE_OFFSET)
  42. #define TRAMODE_DW (8<<TRAMODE_OFFSET)
  43. #define TRAMODE_DR (9<<TRAMODE_OFFSET)
  44. #define WCNT_OFFSET 12
  45. #define WCNT_MASK (0x1FF<<WCNT_OFFSET)
  46. #define RCNT_OFFSET 0
  47. #define RCNT_MASK (0x1FF<<RCNT_OFFSET)
  48. u32 cmd;
  49. u32 addr;
  50. u32 data;
  51. u32 ctrl; /* 0x30 */
  52. #define TXFTH_OFFSET 16
  53. #define RXFTH_OFFSET 8
  54. #define TXDMAEN (1<<4)
  55. #define RXDMAEN (1<<3)
  56. #define TXFRST (1<<2)
  57. #define RXFRST (1<<1)
  58. #define SPIRST (1<<0)
  59. u32 status;
  60. #define TXFFL (1<<23)
  61. #define TXEPTY (1<<22)
  62. #define TXFVE_MASK (0x1F<<16)
  63. #define RXFEM (1<<14)
  64. #define RXFVE_OFFSET (8)
  65. #define RXFVE_MASK (0x1F<<RXFVE_OFFSET)
  66. #define SPIBSY (1<<0)
  67. u32 inten;
  68. u32 intsta;
  69. u32 timing; /* 0x40 */
  70. #define SCLK_DIV_MASK 0xFF
  71. };
  72. struct nds_spi_slave {
  73. #ifndef CONFIG_DM_SPI
  74. struct spi_slave slave;
  75. #endif
  76. volatile struct atcspi200_spi_regs *regs;
  77. int to;
  78. unsigned int freq;
  79. ulong clock;
  80. unsigned int mode;
  81. u8 num_cs;
  82. unsigned int mtiming;
  83. size_t cmd_len;
  84. u8 cmd_buf[16];
  85. size_t data_len;
  86. size_t tran_len;
  87. u8 *din;
  88. u8 *dout;
  89. unsigned int max_transfer_length;
  90. };
  91. static int __atcspi200_spi_set_speed(struct nds_spi_slave *ns)
  92. {
  93. u32 tm;
  94. u8 div;
  95. tm = ns->regs->timing;
  96. tm &= ~SCLK_DIV_MASK;
  97. if(ns->freq >= ns->clock)
  98. div =0xff;
  99. else{
  100. for (div = 0; div < 0xff; div++) {
  101. if (ns->freq >= ns->clock / (2 * (div + 1)))
  102. break;
  103. }
  104. }
  105. tm |= div;
  106. ns->regs->timing = tm;
  107. return 0;
  108. }
  109. static int __atcspi200_spi_claim_bus(struct nds_spi_slave *ns)
  110. {
  111. unsigned int format=0;
  112. ns->regs->ctrl |= (TXFRST|RXFRST|SPIRST);
  113. while((ns->regs->ctrl &(TXFRST|RXFRST|SPIRST))&&(ns->to--))
  114. if(!ns->to)
  115. return -EINVAL;
  116. ns->cmd_len = 0;
  117. format = ns->mode|DATA_LENGTH(8);
  118. ns->regs->format = format;
  119. __atcspi200_spi_set_speed(ns);
  120. return 0;
  121. }
  122. static int __atcspi200_spi_release_bus(struct nds_spi_slave *ns)
  123. {
  124. /* do nothing */
  125. return 0;
  126. }
  127. static int __atcspi200_spi_start(struct nds_spi_slave *ns)
  128. {
  129. int i,olen=0;
  130. int tc = ns->regs->tctrl;
  131. tc &= ~(WCNT_MASK|RCNT_MASK|TRAMODE_MASK);
  132. if ((ns->din)&&(ns->cmd_len))
  133. tc |= TRAMODE_WR;
  134. else if (ns->din)
  135. tc |= TRAMODE_RO;
  136. else
  137. tc |= TRAMODE_WO;
  138. if(ns->dout)
  139. olen = ns->tran_len;
  140. tc |= (ns->cmd_len+olen-1) << WCNT_OFFSET;
  141. if(ns->din)
  142. tc |= (ns->tran_len-1) << RCNT_OFFSET;
  143. ns->regs->tctrl = tc;
  144. ns->regs->cmd = 1;
  145. for (i=0;i<ns->cmd_len;i++)
  146. ns->regs->data = ns->cmd_buf[i];
  147. return 0;
  148. }
  149. static int __atcspi200_spi_stop(struct nds_spi_slave *ns)
  150. {
  151. ns->regs->timing = ns->mtiming;
  152. while ((ns->regs->status & SPIBSY)&&(ns->to--))
  153. if (!ns->to)
  154. return -EINVAL;
  155. return 0;
  156. }
  157. static void __nspi_espi_tx(struct nds_spi_slave *ns, const void *dout)
  158. {
  159. ns->regs->data = *(u8 *)dout;
  160. }
  161. static int __nspi_espi_rx(struct nds_spi_slave *ns, void *din, unsigned int bytes)
  162. {
  163. *(u8 *)din = ns->regs->data;
  164. return bytes;
  165. }
  166. static int __atcspi200_spi_xfer(struct nds_spi_slave *ns,
  167. unsigned int bitlen, const void *data_out, void *data_in,
  168. unsigned long flags)
  169. {
  170. unsigned int event, rx_bytes;
  171. const void *dout = NULL;
  172. void *din = NULL;
  173. int num_blks, num_chunks, max_tran_len, tran_len;
  174. int num_bytes;
  175. u8 *cmd_buf = ns->cmd_buf;
  176. size_t cmd_len = ns->cmd_len;
  177. size_t data_len = bitlen / 8;
  178. int rf_cnt;
  179. int ret = 0;
  180. max_tran_len = ns->max_transfer_length;
  181. switch (flags) {
  182. case SPI_XFER_BEGIN:
  183. cmd_len = ns->cmd_len = data_len;
  184. memcpy(cmd_buf, data_out, cmd_len);
  185. return 0;
  186. case 0:
  187. case SPI_XFER_END:
  188. if (bitlen == 0) {
  189. return 0;
  190. }
  191. ns->data_len = data_len;
  192. ns->din = (u8 *)data_in;
  193. ns->dout = (u8 *)data_out;
  194. break;
  195. case SPI_XFER_BEGIN | SPI_XFER_END:
  196. ns->data_len = 0;
  197. ns->din = 0;
  198. ns->dout = 0;
  199. cmd_len = ns->cmd_len = data_len;
  200. memcpy(cmd_buf, data_out, cmd_len);
  201. data_out = 0;
  202. data_len = 0;
  203. __atcspi200_spi_start(ns);
  204. break;
  205. }
  206. debug("spi_xfer: data_out %08X(%p) data_in %08X(%p) data_len %u\n",
  207. *(uint *)data_out, data_out, *(uint *)data_in, data_in, data_len);
  208. num_chunks = DIV_ROUND_UP(data_len, max_tran_len);
  209. din = data_in;
  210. dout = data_out;
  211. while (num_chunks--) {
  212. tran_len = min(data_len, (size_t)max_tran_len);
  213. ns->tran_len = tran_len;
  214. num_blks = DIV_ROUND_UP(tran_len , CHUNK_SIZE);
  215. num_bytes = (tran_len) % CHUNK_SIZE;
  216. if(num_bytes == 0)
  217. num_bytes = CHUNK_SIZE;
  218. __atcspi200_spi_start(ns);
  219. while (num_blks) {
  220. event = in_le32(&ns->regs->status);
  221. if ((event & TXEPTY) && (data_out)) {
  222. __nspi_espi_tx(ns, dout);
  223. num_blks -= CHUNK_SIZE;
  224. dout += CHUNK_SIZE;
  225. }
  226. if ((event & RXFVE_MASK) && (data_in)) {
  227. rf_cnt = ((event & RXFVE_MASK)>> RXFVE_OFFSET);
  228. if (rf_cnt >= CHUNK_SIZE)
  229. rx_bytes = CHUNK_SIZE;
  230. else if (num_blks == 1 && rf_cnt == num_bytes)
  231. rx_bytes = num_bytes;
  232. else
  233. continue;
  234. if (__nspi_espi_rx(ns, din, rx_bytes) == rx_bytes) {
  235. num_blks -= CHUNK_SIZE;
  236. din = (unsigned char *)din + rx_bytes;
  237. }
  238. }
  239. }
  240. data_len -= tran_len;
  241. if(data_len)
  242. {
  243. ns->cmd_buf[1] += ((tran_len>>16)&0xff);
  244. ns->cmd_buf[2] += ((tran_len>>8)&0xff);
  245. ns->cmd_buf[3] += ((tran_len)&0xff);
  246. ns->data_len = data_len;
  247. }
  248. ret = __atcspi200_spi_stop(ns);
  249. }
  250. ret = __atcspi200_spi_stop(ns);
  251. return ret;
  252. }
  253. #ifndef CONFIG_DM_SPI
  254. #define to_nds_spi_slave(s) container_of(s, struct nds_spi_slave, slave)
  255. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  256. unsigned int max_hz, unsigned int mode)
  257. {
  258. struct nds_spi_slave *ns;
  259. if (!spi_cs_is_valid(bus, cs))
  260. return NULL;
  261. ns = spi_alloc_slave(struct nds_spi_slave, bus, cs);
  262. switch (bus) {
  263. case SPI0_BUS:
  264. ns->regs = (struct atcspi200_spi_regs *)SPI0_BASE;
  265. break;
  266. case SPI1_BUS:
  267. ns->regs = (struct atcspi200_spi_regs *)SPI1_BASE;
  268. break;
  269. default:
  270. return NULL;
  271. }
  272. ns->freq= max_hz;
  273. ns->mode = mode;
  274. ns->to = SPI_TIMEOUT;
  275. ns->max_transfer_length = MAX_TRANSFER_LEN;
  276. ns->slave.max_write_size = MAX_TRANSFER_LEN;
  277. if (!ns)
  278. return NULL;
  279. return &ns->slave;
  280. }
  281. void spi_free_slave(struct spi_slave *slave)
  282. {
  283. struct nds_spi_slave *ns = to_nds_spi_slave(slave);
  284. free(ns);
  285. }
  286. void spi_init(void)
  287. {
  288. /* do nothing */
  289. }
  290. int spi_claim_bus(struct spi_slave *slave)
  291. {
  292. struct nds_spi_slave *ns = to_nds_spi_slave(slave);
  293. return __atcspi200_spi_claim_bus(ns);
  294. }
  295. void spi_release_bus(struct spi_slave *slave)
  296. {
  297. struct nds_spi_slave *ns = to_nds_spi_slave(slave);
  298. __atcspi200_spi_release_bus(ns);
  299. }
  300. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *data_out,
  301. void *data_in, unsigned long flags)
  302. {
  303. struct nds_spi_slave *ns = to_nds_spi_slave(slave);
  304. return __atcspi200_spi_xfer(ns, bitlen, data_out, data_in, flags);
  305. }
  306. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  307. {
  308. return bus == 0 && cs < NSPI_MAX_CS_NUM;
  309. }
  310. void spi_cs_activate(struct spi_slave *slave)
  311. {
  312. struct nds_spi_slave *ns = to_nds_spi_slave(slave);
  313. __atcspi200_spi_start(ns);
  314. }
  315. void spi_cs_deactivate(struct spi_slave *slave)
  316. {
  317. struct nds_spi_slave *ns = to_nds_spi_slave(slave);
  318. __atcspi200_spi_stop(ns);
  319. }
  320. #else
  321. static int atcspi200_spi_set_speed(struct udevice *bus, uint max_hz)
  322. {
  323. struct nds_spi_slave *ns = dev_get_priv(bus);
  324. debug("%s speed %u\n", __func__, max_hz);
  325. ns->freq = max_hz;
  326. __atcspi200_spi_set_speed(ns);
  327. return 0;
  328. }
  329. static int atcspi200_spi_set_mode(struct udevice *bus, uint mode)
  330. {
  331. struct nds_spi_slave *ns = dev_get_priv(bus);
  332. debug("%s mode %u\n", __func__, mode);
  333. ns->mode = mode;
  334. return 0;
  335. }
  336. static int atcspi200_spi_claim_bus(struct udevice *dev)
  337. {
  338. struct dm_spi_slave_platdata *slave_plat =
  339. dev_get_parent_platdata(dev);
  340. struct udevice *bus = dev->parent;
  341. struct nds_spi_slave *ns = dev_get_priv(bus);
  342. if (slave_plat->cs >= ns->num_cs) {
  343. printf("Invalid SPI chipselect\n");
  344. return -EINVAL;
  345. }
  346. return __atcspi200_spi_claim_bus(ns);
  347. }
  348. static int atcspi200_spi_release_bus(struct udevice *dev)
  349. {
  350. struct nds_spi_slave *ns = dev_get_priv(dev->parent);
  351. return __atcspi200_spi_release_bus(ns);
  352. }
  353. static int atcspi200_spi_xfer(struct udevice *dev, unsigned int bitlen,
  354. const void *dout, void *din,
  355. unsigned long flags)
  356. {
  357. struct udevice *bus = dev->parent;
  358. struct nds_spi_slave *ns = dev_get_priv(bus);
  359. return __atcspi200_spi_xfer(ns, bitlen, dout, din, flags);
  360. }
  361. static int atcspi200_spi_get_clk(struct udevice *bus)
  362. {
  363. struct nds_spi_slave *ns = dev_get_priv(bus);
  364. struct clk clk;
  365. ulong clk_rate;
  366. int ret;
  367. ret = clk_get_by_index(bus, 0, &clk);
  368. if (ret)
  369. return -EINVAL;
  370. clk_rate = clk_get_rate(&clk);
  371. if (!clk_rate)
  372. return -EINVAL;
  373. ns->clock = clk_rate;
  374. clk_free(&clk);
  375. return 0;
  376. }
  377. static int atcspi200_spi_probe(struct udevice *bus)
  378. {
  379. struct nds_spi_slave *ns = dev_get_priv(bus);
  380. ns->to = SPI_TIMEOUT;
  381. ns->max_transfer_length = MAX_TRANSFER_LEN;
  382. ns->mtiming = ns->regs->timing;
  383. atcspi200_spi_get_clk(bus);
  384. return 0;
  385. }
  386. static int atcspi200_ofdata_to_platadata(struct udevice *bus)
  387. {
  388. struct nds_spi_slave *ns = dev_get_priv(bus);
  389. const void *blob = gd->fdt_blob;
  390. int node = dev_of_offset(bus);
  391. ns->regs = map_physmem(devfdt_get_addr(bus),
  392. sizeof(struct atcspi200_spi_regs),
  393. MAP_NOCACHE);
  394. if (!ns->regs) {
  395. printf("%s: could not map device address\n", __func__);
  396. return -EINVAL;
  397. }
  398. ns->num_cs = fdtdec_get_int(blob, node, "num-cs", 4);
  399. return 0;
  400. }
  401. static const struct dm_spi_ops atcspi200_spi_ops = {
  402. .claim_bus = atcspi200_spi_claim_bus,
  403. .release_bus = atcspi200_spi_release_bus,
  404. .xfer = atcspi200_spi_xfer,
  405. .set_speed = atcspi200_spi_set_speed,
  406. .set_mode = atcspi200_spi_set_mode,
  407. };
  408. static const struct udevice_id atcspi200_spi_ids[] = {
  409. { .compatible = "andestech,atcspi200" },
  410. { }
  411. };
  412. U_BOOT_DRIVER(atcspi200_spi) = {
  413. .name = "atcspi200_spi",
  414. .id = UCLASS_SPI,
  415. .of_match = atcspi200_spi_ids,
  416. .ops = &atcspi200_spi_ops,
  417. .ofdata_to_platdata = atcspi200_ofdata_to_platadata,
  418. .priv_auto_alloc_size = sizeof(struct nds_spi_slave),
  419. .probe = atcspi200_spi_probe,
  420. };
  421. #endif