util.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #ifdef CONFIG_PPC
  10. #include <asm/fsl_law.h>
  11. #endif
  12. #include <div64.h>
  13. #include <fsl_ddr.h>
  14. #include <fsl_immap.h>
  15. #include <asm/io.h>
  16. /* To avoid 64-bit full-divides, we factor this here */
  17. #define ULL_2E12 2000000000000ULL
  18. #define UL_5POW12 244140625UL
  19. #define UL_2POW13 (1UL << 13)
  20. #define ULL_8FS 0xFFFFFFFFULL
  21. u32 fsl_ddr_get_version(unsigned int ctrl_num)
  22. {
  23. struct ccsr_ddr __iomem *ddr;
  24. u32 ver_major_minor_errata;
  25. switch (ctrl_num) {
  26. case 0:
  27. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  28. break;
  29. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  30. case 1:
  31. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  32. break;
  33. #endif
  34. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  35. case 2:
  36. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  37. break;
  38. #endif
  39. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  40. case 3:
  41. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  42. break;
  43. #endif
  44. default:
  45. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  46. return 0;
  47. }
  48. ver_major_minor_errata = (ddr_in32(&ddr->ip_rev1) & 0xFFFF) << 8;
  49. ver_major_minor_errata |= (ddr_in32(&ddr->ip_rev2) & 0xFF00) >> 8;
  50. return ver_major_minor_errata;
  51. }
  52. /*
  53. * Round up mclk_ps to nearest 1 ps in memory controller code
  54. * if the error is 0.5ps or more.
  55. *
  56. * If an imprecise data rate is too high due to rounding error
  57. * propagation, compute a suitably rounded mclk_ps to compute
  58. * a working memory controller configuration.
  59. */
  60. unsigned int get_memory_clk_period_ps(const unsigned int ctrl_num)
  61. {
  62. unsigned int data_rate = get_ddr_freq(ctrl_num);
  63. unsigned int result;
  64. /* Round to nearest 10ps, being careful about 64-bit multiply/divide */
  65. unsigned long long rem, mclk_ps = ULL_2E12;
  66. /* Now perform the big divide, the result fits in 32-bits */
  67. rem = do_div(mclk_ps, data_rate);
  68. result = (rem >= (data_rate >> 1)) ? mclk_ps + 1 : mclk_ps;
  69. return result;
  70. }
  71. /* Convert picoseconds into DRAM clock cycles (rounding up if needed). */
  72. unsigned int picos_to_mclk(const unsigned int ctrl_num, unsigned int picos)
  73. {
  74. unsigned long long clks, clks_rem;
  75. unsigned long data_rate = get_ddr_freq(ctrl_num);
  76. /* Short circuit for zero picos */
  77. if (!picos)
  78. return 0;
  79. /* First multiply the time by the data rate (32x32 => 64) */
  80. clks = picos * (unsigned long long)data_rate;
  81. /*
  82. * Now divide by 5^12 and track the 32-bit remainder, then divide
  83. * by 2*(2^12) using shifts (and updating the remainder).
  84. */
  85. clks_rem = do_div(clks, UL_5POW12);
  86. clks_rem += (clks & (UL_2POW13-1)) * UL_5POW12;
  87. clks >>= 13;
  88. /* If we had a remainder greater than the 1ps error, then round up */
  89. if (clks_rem > data_rate)
  90. clks++;
  91. /* Clamp to the maximum representable value */
  92. if (clks > ULL_8FS)
  93. clks = ULL_8FS;
  94. return (unsigned int) clks;
  95. }
  96. unsigned int mclk_to_picos(const unsigned int ctrl_num, unsigned int mclk)
  97. {
  98. return get_memory_clk_period_ps(ctrl_num) * mclk;
  99. }
  100. #ifdef CONFIG_PPC
  101. void
  102. __fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  103. unsigned int law_memctl,
  104. unsigned int ctrl_num)
  105. {
  106. unsigned long long base = memctl_common_params->base_address;
  107. unsigned long long size = memctl_common_params->total_mem;
  108. /*
  109. * If no DIMMs on this controller, do not proceed any further.
  110. */
  111. if (!memctl_common_params->ndimms_present) {
  112. return;
  113. }
  114. #if !defined(CONFIG_PHYS_64BIT)
  115. if (base >= CONFIG_MAX_MEM_MAPPED)
  116. return;
  117. if ((base + size) >= CONFIG_MAX_MEM_MAPPED)
  118. size = CONFIG_MAX_MEM_MAPPED - base;
  119. #endif
  120. if (set_ddr_laws(base, size, law_memctl) < 0) {
  121. printf("%s: ERROR (ctrl #%d, TRGT ID=%x)\n", __func__, ctrl_num,
  122. law_memctl);
  123. return ;
  124. }
  125. debug("setup ddr law base = 0x%llx, size 0x%llx, TRGT_ID 0x%x\n",
  126. base, size, law_memctl);
  127. }
  128. __attribute__((weak, alias("__fsl_ddr_set_lawbar"))) void
  129. fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  130. unsigned int memctl_interleaved,
  131. unsigned int ctrl_num);
  132. #endif
  133. void fsl_ddr_set_intl3r(const unsigned int granule_size)
  134. {
  135. #ifdef CONFIG_E6500
  136. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  137. *mcintl3r = 0x80000000 | (granule_size & 0x1f);
  138. debug("Enable MCINTL3R with granule size 0x%x\n", granule_size);
  139. #endif
  140. }
  141. u32 fsl_ddr_get_intl3r(void)
  142. {
  143. u32 val = 0;
  144. #ifdef CONFIG_E6500
  145. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  146. val = *mcintl3r;
  147. #endif
  148. return val;
  149. }
  150. void print_ddr_info(unsigned int start_ctrl)
  151. {
  152. struct ccsr_ddr __iomem *ddr =
  153. (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
  154. #if defined(CONFIG_E6500) && (CONFIG_NUM_DDR_CONTROLLERS == 3)
  155. u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
  156. #endif
  157. #if (CONFIG_NUM_DDR_CONTROLLERS > 1)
  158. uint32_t cs0_config = ddr_in32(&ddr->cs0_config);
  159. #endif
  160. uint32_t sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  161. int cas_lat;
  162. #if CONFIG_NUM_DDR_CONTROLLERS >= 2
  163. if ((!(sdram_cfg & SDRAM_CFG_MEM_EN)) ||
  164. (start_ctrl == 1)) {
  165. ddr = (void __iomem *)CONFIG_SYS_FSL_DDR2_ADDR;
  166. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  167. }
  168. #endif
  169. #if CONFIG_NUM_DDR_CONTROLLERS >= 3
  170. if ((!(sdram_cfg & SDRAM_CFG_MEM_EN)) ||
  171. (start_ctrl == 2)) {
  172. ddr = (void __iomem *)CONFIG_SYS_FSL_DDR3_ADDR;
  173. sdram_cfg = ddr_in32(&ddr->sdram_cfg);
  174. }
  175. #endif
  176. if (!(sdram_cfg & SDRAM_CFG_MEM_EN)) {
  177. puts(" (DDR not enabled)\n");
  178. return;
  179. }
  180. puts(" (DDR");
  181. switch ((sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
  182. SDRAM_CFG_SDRAM_TYPE_SHIFT) {
  183. case SDRAM_TYPE_DDR1:
  184. puts("1");
  185. break;
  186. case SDRAM_TYPE_DDR2:
  187. puts("2");
  188. break;
  189. case SDRAM_TYPE_DDR3:
  190. puts("3");
  191. break;
  192. case SDRAM_TYPE_DDR4:
  193. puts("4");
  194. break;
  195. default:
  196. puts("?");
  197. break;
  198. }
  199. if (sdram_cfg & SDRAM_CFG_32_BE)
  200. puts(", 32-bit");
  201. else if (sdram_cfg & SDRAM_CFG_16_BE)
  202. puts(", 16-bit");
  203. else
  204. puts(", 64-bit");
  205. /* Calculate CAS latency based on timing cfg values */
  206. cas_lat = ((ddr_in32(&ddr->timing_cfg_1) >> 16) & 0xf);
  207. if (fsl_ddr_get_version(0) <= 0x40400)
  208. cas_lat += 1;
  209. else
  210. cas_lat += 2;
  211. cas_lat += ((ddr_in32(&ddr->timing_cfg_3) >> 12) & 3) << 4;
  212. printf(", CL=%d", cas_lat >> 1);
  213. if (cas_lat & 0x1)
  214. puts(".5");
  215. if (sdram_cfg & SDRAM_CFG_ECC_EN)
  216. puts(", ECC on)");
  217. else
  218. puts(", ECC off)");
  219. #if (CONFIG_NUM_DDR_CONTROLLERS == 3)
  220. #ifdef CONFIG_E6500
  221. if (*mcintl3r & 0x80000000) {
  222. puts("\n");
  223. puts(" DDR Controller Interleaving Mode: ");
  224. switch (*mcintl3r & 0x1f) {
  225. case FSL_DDR_3WAY_1KB_INTERLEAVING:
  226. puts("3-way 1KB");
  227. break;
  228. case FSL_DDR_3WAY_4KB_INTERLEAVING:
  229. puts("3-way 4KB");
  230. break;
  231. case FSL_DDR_3WAY_8KB_INTERLEAVING:
  232. puts("3-way 8KB");
  233. break;
  234. default:
  235. puts("3-way UNKNOWN");
  236. break;
  237. }
  238. }
  239. #endif
  240. #endif
  241. #if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
  242. if ((cs0_config & 0x20000000) && (start_ctrl == 0)) {
  243. puts("\n");
  244. puts(" DDR Controller Interleaving Mode: ");
  245. switch ((cs0_config >> 24) & 0xf) {
  246. case FSL_DDR_256B_INTERLEAVING:
  247. puts("256B");
  248. break;
  249. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  250. puts("cache line");
  251. break;
  252. case FSL_DDR_PAGE_INTERLEAVING:
  253. puts("page");
  254. break;
  255. case FSL_DDR_BANK_INTERLEAVING:
  256. puts("bank");
  257. break;
  258. case FSL_DDR_SUPERBANK_INTERLEAVING:
  259. puts("super-bank");
  260. break;
  261. default:
  262. puts("invalid");
  263. break;
  264. }
  265. }
  266. #endif
  267. if ((sdram_cfg >> 8) & 0x7f) {
  268. puts("\n");
  269. puts(" DDR Chip-Select Interleaving Mode: ");
  270. switch(sdram_cfg >> 8 & 0x7f) {
  271. case FSL_DDR_CS0_CS1_CS2_CS3:
  272. puts("CS0+CS1+CS2+CS3");
  273. break;
  274. case FSL_DDR_CS0_CS1:
  275. puts("CS0+CS1");
  276. break;
  277. case FSL_DDR_CS2_CS3:
  278. puts("CS2+CS3");
  279. break;
  280. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  281. puts("CS0+CS1 and CS2+CS3");
  282. break;
  283. default:
  284. puts("invalid");
  285. break;
  286. }
  287. }
  288. }
  289. void __weak detail_board_ddr_info(void)
  290. {
  291. print_ddr_info(0);
  292. }
  293. void board_add_ram_info(int use_default)
  294. {
  295. detail_board_ddr_info();
  296. }
  297. #ifdef CONFIG_FSL_DDR_SYNC_REFRESH
  298. #define DDRC_DEBUG20_INIT_DONE 0x80000000
  299. #define DDRC_DEBUG2_RF 0x00000040
  300. void fsl_ddr_sync_memctl_refresh(unsigned int first_ctrl,
  301. unsigned int last_ctrl)
  302. {
  303. unsigned int i;
  304. u32 ddrc_debug20;
  305. u32 ddrc_debug2[CONFIG_NUM_DDR_CONTROLLERS] = {};
  306. u32 *ddrc_debug2_p[CONFIG_NUM_DDR_CONTROLLERS] = {};
  307. struct ccsr_ddr __iomem *ddr;
  308. for (i = first_ctrl; i <= last_ctrl; i++) {
  309. switch (i) {
  310. case 0:
  311. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  312. break;
  313. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  314. case 1:
  315. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  316. break;
  317. #endif
  318. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  319. case 2:
  320. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  321. break;
  322. #endif
  323. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  324. case 3:
  325. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  326. break;
  327. #endif
  328. default:
  329. printf("%s unexpected ctrl = %u\n", __func__, i);
  330. return;
  331. }
  332. ddrc_debug20 = ddr_in32(&ddr->debug[19]);
  333. ddrc_debug2_p[i] = &ddr->debug[1];
  334. while (!(ddrc_debug20 & DDRC_DEBUG20_INIT_DONE)) {
  335. /* keep polling until DDRC init is done */
  336. udelay(100);
  337. ddrc_debug20 = ddr_in32(&ddr->debug[19]);
  338. }
  339. ddrc_debug2[i] = ddr_in32(&ddr->debug[1]) | DDRC_DEBUG2_RF;
  340. }
  341. /*
  342. * Sync refresh
  343. * This is put together to make sure the refresh reqeusts are sent
  344. * closely to each other.
  345. */
  346. for (i = first_ctrl; i <= last_ctrl; i++)
  347. ddr_out32(ddrc_debug2_p[i], ddrc_debug2[i]);
  348. }
  349. #endif /* CONFIG_FSL_DDR_SYNC_REFRESH */