ctrl_regs.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  8. * Based on code from spd_sdram.c
  9. * Author: James Yang [at freescale.com]
  10. */
  11. #include <common.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <fsl_ddr.h>
  14. #include <fsl_immap.h>
  15. #include <asm/io.h>
  16. /*
  17. * Determine Rtt value.
  18. *
  19. * This should likely be either board or controller specific.
  20. *
  21. * Rtt(nominal) - DDR2:
  22. * 0 = Rtt disabled
  23. * 1 = 75 ohm
  24. * 2 = 150 ohm
  25. * 3 = 50 ohm
  26. * Rtt(nominal) - DDR3:
  27. * 0 = Rtt disabled
  28. * 1 = 60 ohm
  29. * 2 = 120 ohm
  30. * 3 = 40 ohm
  31. * 4 = 20 ohm
  32. * 5 = 30 ohm
  33. *
  34. * FIXME: Apparently 8641 needs a value of 2
  35. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  36. *
  37. * FIXME: There was some effort down this line earlier:
  38. *
  39. * unsigned int i;
  40. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  41. * if (popts->dimmslot[i].num_valid_cs
  42. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  43. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  44. * rtt = 2;
  45. * break;
  46. * }
  47. * }
  48. */
  49. static inline int fsl_ddr_get_rtt(void)
  50. {
  51. int rtt;
  52. #if defined(CONFIG_SYS_FSL_DDR1)
  53. rtt = 0;
  54. #elif defined(CONFIG_SYS_FSL_DDR2)
  55. rtt = 3;
  56. #else
  57. rtt = 0;
  58. #endif
  59. return rtt;
  60. }
  61. #ifdef CONFIG_SYS_FSL_DDR4
  62. /*
  63. * compute CAS write latency according to DDR4 spec
  64. * CWL = 9 for <= 1600MT/s
  65. * 10 for <= 1866MT/s
  66. * 11 for <= 2133MT/s
  67. * 12 for <= 2400MT/s
  68. * 14 for <= 2667MT/s
  69. * 16 for <= 2933MT/s
  70. * 18 for higher
  71. */
  72. static inline unsigned int compute_cas_write_latency(
  73. const unsigned int ctrl_num)
  74. {
  75. unsigned int cwl;
  76. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  77. if (mclk_ps >= 1250)
  78. cwl = 9;
  79. else if (mclk_ps >= 1070)
  80. cwl = 10;
  81. else if (mclk_ps >= 935)
  82. cwl = 11;
  83. else if (mclk_ps >= 833)
  84. cwl = 12;
  85. else if (mclk_ps >= 750)
  86. cwl = 14;
  87. else if (mclk_ps >= 681)
  88. cwl = 16;
  89. else
  90. cwl = 18;
  91. return cwl;
  92. }
  93. #else
  94. /*
  95. * compute the CAS write latency according to DDR3 spec
  96. * CWL = 5 if tCK >= 2.5ns
  97. * 6 if 2.5ns > tCK >= 1.875ns
  98. * 7 if 1.875ns > tCK >= 1.5ns
  99. * 8 if 1.5ns > tCK >= 1.25ns
  100. * 9 if 1.25ns > tCK >= 1.07ns
  101. * 10 if 1.07ns > tCK >= 0.935ns
  102. * 11 if 0.935ns > tCK >= 0.833ns
  103. * 12 if 0.833ns > tCK >= 0.75ns
  104. */
  105. static inline unsigned int compute_cas_write_latency(
  106. const unsigned int ctrl_num)
  107. {
  108. unsigned int cwl;
  109. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  110. if (mclk_ps >= 2500)
  111. cwl = 5;
  112. else if (mclk_ps >= 1875)
  113. cwl = 6;
  114. else if (mclk_ps >= 1500)
  115. cwl = 7;
  116. else if (mclk_ps >= 1250)
  117. cwl = 8;
  118. else if (mclk_ps >= 1070)
  119. cwl = 9;
  120. else if (mclk_ps >= 935)
  121. cwl = 10;
  122. else if (mclk_ps >= 833)
  123. cwl = 11;
  124. else if (mclk_ps >= 750)
  125. cwl = 12;
  126. else {
  127. cwl = 12;
  128. printf("Warning: CWL is out of range\n");
  129. }
  130. return cwl;
  131. }
  132. #endif
  133. /* Chip Select Configuration (CSn_CONFIG) */
  134. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  135. const memctl_options_t *popts,
  136. const dimm_params_t *dimm_params)
  137. {
  138. unsigned int cs_n_en = 0; /* Chip Select enable */
  139. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  140. unsigned int intlv_ctl = 0; /* Interleaving control */
  141. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  142. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  143. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  144. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  145. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  146. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  147. int go_config = 0;
  148. #ifdef CONFIG_SYS_FSL_DDR4
  149. unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
  150. #else
  151. unsigned int n_banks_per_sdram_device;
  152. #endif
  153. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  154. switch (i) {
  155. case 0:
  156. if (dimm_params[dimm_number].n_ranks > 0) {
  157. go_config = 1;
  158. /* These fields only available in CS0_CONFIG */
  159. if (!popts->memctl_interleaving)
  160. break;
  161. switch (popts->memctl_interleaving_mode) {
  162. case FSL_DDR_256B_INTERLEAVING:
  163. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  164. case FSL_DDR_PAGE_INTERLEAVING:
  165. case FSL_DDR_BANK_INTERLEAVING:
  166. case FSL_DDR_SUPERBANK_INTERLEAVING:
  167. intlv_en = popts->memctl_interleaving;
  168. intlv_ctl = popts->memctl_interleaving_mode;
  169. break;
  170. default:
  171. break;
  172. }
  173. }
  174. break;
  175. case 1:
  176. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  177. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  178. go_config = 1;
  179. break;
  180. case 2:
  181. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  182. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  183. go_config = 1;
  184. break;
  185. case 3:
  186. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  187. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  188. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  189. go_config = 1;
  190. break;
  191. default:
  192. break;
  193. }
  194. if (go_config) {
  195. cs_n_en = 1;
  196. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  197. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  198. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  199. #ifdef CONFIG_SYS_FSL_DDR4
  200. ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
  201. bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
  202. #else
  203. n_banks_per_sdram_device
  204. = dimm_params[dimm_number].n_banks_per_sdram_device;
  205. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  206. #endif
  207. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  208. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  209. }
  210. ddr->cs[i].config = (0
  211. | ((cs_n_en & 0x1) << 31)
  212. | ((intlv_en & 0x3) << 29)
  213. | ((intlv_ctl & 0xf) << 24)
  214. | ((ap_n_en & 0x1) << 23)
  215. /* XXX: some implementation only have 1 bit starting at left */
  216. | ((odt_rd_cfg & 0x7) << 20)
  217. /* XXX: Some implementation only have 1 bit starting at left */
  218. | ((odt_wr_cfg & 0x7) << 16)
  219. | ((ba_bits_cs_n & 0x3) << 14)
  220. | ((row_bits_cs_n & 0x7) << 8)
  221. #ifdef CONFIG_SYS_FSL_DDR4
  222. | ((bg_bits_cs_n & 0x3) << 4)
  223. #endif
  224. | ((col_bits_cs_n & 0x7) << 0)
  225. );
  226. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  227. }
  228. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  229. /* FIXME: 8572 */
  230. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  231. {
  232. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  233. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  234. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  235. }
  236. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  237. #if !defined(CONFIG_SYS_FSL_DDR1)
  238. /*
  239. * Check DIMM configuration, return 2 if quad-rank or two dual-rank
  240. * Return 1 if other two slots configuration. Return 0 if single slot.
  241. */
  242. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  243. {
  244. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  245. if (dimm_params[0].n_ranks == 4)
  246. return 2;
  247. #endif
  248. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  249. if ((dimm_params[0].n_ranks == 2) &&
  250. (dimm_params[1].n_ranks == 2))
  251. return 2;
  252. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  253. if (dimm_params[0].n_ranks == 4)
  254. return 2;
  255. #endif
  256. if ((dimm_params[0].n_ranks != 0) &&
  257. (dimm_params[2].n_ranks != 0))
  258. return 1;
  259. #endif
  260. return 0;
  261. }
  262. /*
  263. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  264. *
  265. * Avoid writing for DDR I. The new PQ38 DDR controller
  266. * dreams up non-zero default values to be backwards compatible.
  267. */
  268. static void set_timing_cfg_0(const unsigned int ctrl_num,
  269. fsl_ddr_cfg_regs_t *ddr,
  270. const memctl_options_t *popts,
  271. const dimm_params_t *dimm_params)
  272. {
  273. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  274. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  275. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  276. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  277. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  278. /* Active powerdown exit timing (tXARD and tXARDS). */
  279. unsigned char act_pd_exit_mclk;
  280. /* Precharge powerdown exit timing (tXP). */
  281. unsigned char pre_pd_exit_mclk;
  282. /* ODT powerdown exit timing (tAXPD). */
  283. unsigned char taxpd_mclk = 0;
  284. /* Mode register set cycle time (tMRD). */
  285. unsigned char tmrd_mclk;
  286. #if defined(CONFIG_SYS_FSL_DDR4) || defined(CONFIG_SYS_FSL_DDR3)
  287. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  288. #endif
  289. #ifdef CONFIG_SYS_FSL_DDR4
  290. /* tXP=max(4nCK, 6ns) */
  291. int txp = max((int)mclk_ps * 4, 6000); /* unit=ps */
  292. unsigned int data_rate = get_ddr_freq(ctrl_num);
  293. /* for faster clock, need more time for data setup */
  294. trwt_mclk = (data_rate/1000000 > 1900) ? 3 : 2;
  295. twrt_mclk = 1;
  296. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  297. pre_pd_exit_mclk = act_pd_exit_mclk;
  298. /*
  299. * MRS_CYC = max(tMRD, tMOD)
  300. * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
  301. */
  302. tmrd_mclk = max(24U, picos_to_mclk(ctrl_num, 15000));
  303. #elif defined(CONFIG_SYS_FSL_DDR3)
  304. unsigned int data_rate = get_ddr_freq(ctrl_num);
  305. int txp;
  306. unsigned int ip_rev;
  307. int odt_overlap;
  308. /*
  309. * (tXARD and tXARDS). Empirical?
  310. * The DDR3 spec has not tXARD,
  311. * we use the tXP instead of it.
  312. * tXP=max(3nCK, 7.5ns) for DDR3-800, 1066
  313. * max(3nCK, 6ns) for DDR3-1333, 1600, 1866, 2133
  314. * spec has not the tAXPD, we use
  315. * tAXPD=1, need design to confirm.
  316. */
  317. txp = max((int)mclk_ps * 3, (mclk_ps > 1540 ? 7500 : 6000));
  318. ip_rev = fsl_ddr_get_version(ctrl_num);
  319. if (ip_rev >= 0x40700) {
  320. /*
  321. * MRS_CYC = max(tMRD, tMOD)
  322. * tMRD = 4nCK (8nCK for RDIMM)
  323. * tMOD = max(12nCK, 15ns)
  324. */
  325. tmrd_mclk = max((unsigned int)12,
  326. picos_to_mclk(ctrl_num, 15000));
  327. } else {
  328. /*
  329. * MRS_CYC = tMRD
  330. * tMRD = 4nCK (8nCK for RDIMM)
  331. */
  332. if (popts->registered_dimm_en)
  333. tmrd_mclk = 8;
  334. else
  335. tmrd_mclk = 4;
  336. }
  337. /* set the turnaround time */
  338. /*
  339. * for single quad-rank DIMM and two-slot DIMMs
  340. * to avoid ODT overlap
  341. */
  342. odt_overlap = avoid_odt_overlap(dimm_params);
  343. switch (odt_overlap) {
  344. case 2:
  345. twwt_mclk = 2;
  346. trrt_mclk = 1;
  347. break;
  348. case 1:
  349. twwt_mclk = 1;
  350. trrt_mclk = 0;
  351. break;
  352. default:
  353. break;
  354. }
  355. /* for faster clock, need more time for data setup */
  356. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  357. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  358. twrt_mclk = 1;
  359. if (popts->dynamic_power == 0) { /* powerdown is not used */
  360. act_pd_exit_mclk = 1;
  361. pre_pd_exit_mclk = 1;
  362. taxpd_mclk = 1;
  363. } else {
  364. /* act_pd_exit_mclk = tXARD, see above */
  365. act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
  366. /* Mode register MR0[A12] is '1' - fast exit */
  367. pre_pd_exit_mclk = act_pd_exit_mclk;
  368. taxpd_mclk = 1;
  369. }
  370. #else /* CONFIG_SYS_FSL_DDR2 */
  371. /*
  372. * (tXARD and tXARDS). Empirical?
  373. * tXARD = 2 for DDR2
  374. * tXP=2
  375. * tAXPD=8
  376. */
  377. act_pd_exit_mclk = 2;
  378. pre_pd_exit_mclk = 2;
  379. taxpd_mclk = 8;
  380. tmrd_mclk = 2;
  381. #endif
  382. if (popts->trwt_override)
  383. trwt_mclk = popts->trwt;
  384. ddr->timing_cfg_0 = (0
  385. | ((trwt_mclk & 0x3) << 30) /* RWT */
  386. | ((twrt_mclk & 0x3) << 28) /* WRT */
  387. | ((trrt_mclk & 0x3) << 26) /* RRT */
  388. | ((twwt_mclk & 0x3) << 24) /* WWT */
  389. | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */
  390. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  391. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  392. | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */
  393. );
  394. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  395. }
  396. #endif /* !defined(CONFIG_SYS_FSL_DDR1) */
  397. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  398. static void set_timing_cfg_3(const unsigned int ctrl_num,
  399. fsl_ddr_cfg_regs_t *ddr,
  400. const memctl_options_t *popts,
  401. const common_timing_params_t *common_dimm,
  402. unsigned int cas_latency,
  403. unsigned int additive_latency)
  404. {
  405. /* Extended precharge to activate interval (tRP) */
  406. unsigned int ext_pretoact = 0;
  407. /* Extended Activate to precharge interval (tRAS) */
  408. unsigned int ext_acttopre = 0;
  409. /* Extended activate to read/write interval (tRCD) */
  410. unsigned int ext_acttorw = 0;
  411. /* Extended refresh recovery time (tRFC) */
  412. unsigned int ext_refrec;
  413. /* Extended MCAS latency from READ cmd */
  414. unsigned int ext_caslat = 0;
  415. /* Extended additive latency */
  416. unsigned int ext_add_lat = 0;
  417. /* Extended last data to precharge interval (tWR) */
  418. unsigned int ext_wrrec = 0;
  419. /* Control Adjust */
  420. unsigned int cntl_adj = 0;
  421. ext_pretoact = picos_to_mclk(ctrl_num, common_dimm->trp_ps) >> 4;
  422. ext_acttopre = picos_to_mclk(ctrl_num, common_dimm->tras_ps) >> 4;
  423. ext_acttorw = picos_to_mclk(ctrl_num, common_dimm->trcd_ps) >> 4;
  424. ext_caslat = (2 * cas_latency - 1) >> 4;
  425. ext_add_lat = additive_latency >> 4;
  426. #ifdef CONFIG_SYS_FSL_DDR4
  427. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8) >> 4;
  428. #else
  429. ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8) >> 4;
  430. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  431. #endif
  432. ext_wrrec = (picos_to_mclk(ctrl_num, common_dimm->twr_ps) +
  433. (popts->otf_burst_chop_en ? 2 : 0)) >> 4;
  434. ddr->timing_cfg_3 = (0
  435. | ((ext_pretoact & 0x1) << 28)
  436. | ((ext_acttopre & 0x3) << 24)
  437. | ((ext_acttorw & 0x1) << 22)
  438. | ((ext_refrec & 0x1F) << 16)
  439. | ((ext_caslat & 0x3) << 12)
  440. | ((ext_add_lat & 0x1) << 10)
  441. | ((ext_wrrec & 0x1) << 8)
  442. | ((cntl_adj & 0x7) << 0)
  443. );
  444. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  445. }
  446. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  447. static void set_timing_cfg_1(const unsigned int ctrl_num,
  448. fsl_ddr_cfg_regs_t *ddr,
  449. const memctl_options_t *popts,
  450. const common_timing_params_t *common_dimm,
  451. unsigned int cas_latency)
  452. {
  453. /* Precharge-to-activate interval (tRP) */
  454. unsigned char pretoact_mclk;
  455. /* Activate to precharge interval (tRAS) */
  456. unsigned char acttopre_mclk;
  457. /* Activate to read/write interval (tRCD) */
  458. unsigned char acttorw_mclk;
  459. /* CASLAT */
  460. unsigned char caslat_ctrl;
  461. /* Refresh recovery time (tRFC) ; trfc_low */
  462. unsigned char refrec_ctrl;
  463. /* Last data to precharge minimum interval (tWR) */
  464. unsigned char wrrec_mclk;
  465. /* Activate-to-activate interval (tRRD) */
  466. unsigned char acttoact_mclk;
  467. /* Last write data pair to read command issue interval (tWTR) */
  468. unsigned char wrtord_mclk;
  469. #ifdef CONFIG_SYS_FSL_DDR4
  470. /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
  471. static const u8 wrrec_table[] = {
  472. 10, 10, 10, 10, 10,
  473. 10, 10, 10, 10, 10,
  474. 12, 12, 14, 14, 16,
  475. 16, 18, 18, 20, 20,
  476. 24, 24, 24, 24};
  477. #else
  478. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  479. static const u8 wrrec_table[] = {
  480. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  481. #endif
  482. pretoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trp_ps);
  483. acttopre_mclk = picos_to_mclk(ctrl_num, common_dimm->tras_ps);
  484. acttorw_mclk = picos_to_mclk(ctrl_num, common_dimm->trcd_ps);
  485. /*
  486. * Translate CAS Latency to a DDR controller field value:
  487. *
  488. * CAS Lat DDR I DDR II Ctrl
  489. * Clocks SPD Bit SPD Bit Value
  490. * ------- ------- ------- -----
  491. * 1.0 0 0001
  492. * 1.5 1 0010
  493. * 2.0 2 2 0011
  494. * 2.5 3 0100
  495. * 3.0 4 3 0101
  496. * 3.5 5 0110
  497. * 4.0 4 0111
  498. * 4.5 1000
  499. * 5.0 5 1001
  500. */
  501. #if defined(CONFIG_SYS_FSL_DDR1)
  502. caslat_ctrl = (cas_latency + 1) & 0x07;
  503. #elif defined(CONFIG_SYS_FSL_DDR2)
  504. caslat_ctrl = 2 * cas_latency - 1;
  505. #else
  506. /*
  507. * if the CAS latency more than 8 cycle,
  508. * we need set extend bit for it at
  509. * TIMING_CFG_3[EXT_CASLAT]
  510. */
  511. if (fsl_ddr_get_version(ctrl_num) <= 0x40400)
  512. caslat_ctrl = 2 * cas_latency - 1;
  513. else
  514. caslat_ctrl = (cas_latency - 1) << 1;
  515. #endif
  516. #ifdef CONFIG_SYS_FSL_DDR4
  517. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8;
  518. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  519. acttoact_mclk = max(picos_to_mclk(ctrl_num, common_dimm->trrds_ps), 4U);
  520. wrtord_mclk = max(2U, picos_to_mclk(ctrl_num, 2500));
  521. if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
  522. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  523. else
  524. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  525. #else
  526. refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8;
  527. wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  528. acttoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trrd_ps);
  529. wrtord_mclk = picos_to_mclk(ctrl_num, common_dimm->twtr_ps);
  530. if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
  531. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  532. else
  533. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  534. #endif
  535. if (popts->otf_burst_chop_en)
  536. wrrec_mclk += 2;
  537. /*
  538. * JEDEC has min requirement for tRRD
  539. */
  540. #if defined(CONFIG_SYS_FSL_DDR3)
  541. if (acttoact_mclk < 4)
  542. acttoact_mclk = 4;
  543. #endif
  544. /*
  545. * JEDEC has some min requirements for tWTR
  546. */
  547. #if defined(CONFIG_SYS_FSL_DDR2)
  548. if (wrtord_mclk < 2)
  549. wrtord_mclk = 2;
  550. #elif defined(CONFIG_SYS_FSL_DDR3)
  551. if (wrtord_mclk < 4)
  552. wrtord_mclk = 4;
  553. #endif
  554. if (popts->otf_burst_chop_en)
  555. wrtord_mclk += 2;
  556. ddr->timing_cfg_1 = (0
  557. | ((pretoact_mclk & 0x0F) << 28)
  558. | ((acttopre_mclk & 0x0F) << 24)
  559. | ((acttorw_mclk & 0xF) << 20)
  560. | ((caslat_ctrl & 0xF) << 16)
  561. | ((refrec_ctrl & 0xF) << 12)
  562. | ((wrrec_mclk & 0x0F) << 8)
  563. | ((acttoact_mclk & 0x0F) << 4)
  564. | ((wrtord_mclk & 0x0F) << 0)
  565. );
  566. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  567. }
  568. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  569. static void set_timing_cfg_2(const unsigned int ctrl_num,
  570. fsl_ddr_cfg_regs_t *ddr,
  571. const memctl_options_t *popts,
  572. const common_timing_params_t *common_dimm,
  573. unsigned int cas_latency,
  574. unsigned int additive_latency)
  575. {
  576. /* Additive latency */
  577. unsigned char add_lat_mclk;
  578. /* CAS-to-preamble override */
  579. unsigned short cpo;
  580. /* Write latency */
  581. unsigned char wr_lat;
  582. /* Read to precharge (tRTP) */
  583. unsigned char rd_to_pre;
  584. /* Write command to write data strobe timing adjustment */
  585. unsigned char wr_data_delay;
  586. /* Minimum CKE pulse width (tCKE) */
  587. unsigned char cke_pls;
  588. /* Window for four activates (tFAW) */
  589. unsigned short four_act;
  590. #ifdef CONFIG_SYS_FSL_DDR3
  591. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  592. #endif
  593. /* FIXME add check that this must be less than acttorw_mclk */
  594. add_lat_mclk = additive_latency;
  595. cpo = popts->cpo_override;
  596. #if defined(CONFIG_SYS_FSL_DDR1)
  597. /*
  598. * This is a lie. It should really be 1, but if it is
  599. * set to 1, bits overlap into the old controller's
  600. * otherwise unused ACSM field. If we leave it 0, then
  601. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  602. */
  603. wr_lat = 0;
  604. #elif defined(CONFIG_SYS_FSL_DDR2)
  605. wr_lat = cas_latency - 1;
  606. #else
  607. wr_lat = compute_cas_write_latency(ctrl_num);
  608. #endif
  609. #ifdef CONFIG_SYS_FSL_DDR4
  610. rd_to_pre = picos_to_mclk(ctrl_num, 7500);
  611. #else
  612. rd_to_pre = picos_to_mclk(ctrl_num, common_dimm->trtp_ps);
  613. #endif
  614. /*
  615. * JEDEC has some min requirements for tRTP
  616. */
  617. #if defined(CONFIG_SYS_FSL_DDR2)
  618. if (rd_to_pre < 2)
  619. rd_to_pre = 2;
  620. #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  621. if (rd_to_pre < 4)
  622. rd_to_pre = 4;
  623. #endif
  624. if (popts->otf_burst_chop_en)
  625. rd_to_pre += 2; /* according to UM */
  626. wr_data_delay = popts->write_data_delay;
  627. #ifdef CONFIG_SYS_FSL_DDR4
  628. cpo = 0;
  629. cke_pls = max(3U, picos_to_mclk(ctrl_num, 5000));
  630. #elif defined(CONFIG_SYS_FSL_DDR3)
  631. /*
  632. * cke pulse = max(3nCK, 7.5ns) for DDR3-800
  633. * max(3nCK, 5.625ns) for DDR3-1066, 1333
  634. * max(3nCK, 5ns) for DDR3-1600, 1866, 2133
  635. */
  636. cke_pls = max(3U, picos_to_mclk(ctrl_num, mclk_ps > 1870 ? 7500 :
  637. (mclk_ps > 1245 ? 5625 : 5000)));
  638. #else
  639. cke_pls = FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR;
  640. #endif
  641. four_act = picos_to_mclk(ctrl_num,
  642. popts->tfaw_window_four_activates_ps);
  643. ddr->timing_cfg_2 = (0
  644. | ((add_lat_mclk & 0xf) << 28)
  645. | ((cpo & 0x1f) << 23)
  646. | ((wr_lat & 0xf) << 19)
  647. | ((wr_lat & 0x10) << 14)
  648. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  649. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  650. | ((cke_pls & 0x7) << 6)
  651. | ((four_act & 0x3f) << 0)
  652. );
  653. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  654. }
  655. /* DDR SDRAM Register Control Word */
  656. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  657. const memctl_options_t *popts,
  658. const common_timing_params_t *common_dimm)
  659. {
  660. if (common_dimm->all_dimms_registered &&
  661. !common_dimm->all_dimms_unbuffered) {
  662. if (popts->rcw_override) {
  663. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  664. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  665. } else {
  666. ddr->ddr_sdram_rcw_1 =
  667. common_dimm->rcw[0] << 28 | \
  668. common_dimm->rcw[1] << 24 | \
  669. common_dimm->rcw[2] << 20 | \
  670. common_dimm->rcw[3] << 16 | \
  671. common_dimm->rcw[4] << 12 | \
  672. common_dimm->rcw[5] << 8 | \
  673. common_dimm->rcw[6] << 4 | \
  674. common_dimm->rcw[7];
  675. ddr->ddr_sdram_rcw_2 =
  676. common_dimm->rcw[8] << 28 | \
  677. common_dimm->rcw[9] << 24 | \
  678. common_dimm->rcw[10] << 20 | \
  679. common_dimm->rcw[11] << 16 | \
  680. common_dimm->rcw[12] << 12 | \
  681. common_dimm->rcw[13] << 8 | \
  682. common_dimm->rcw[14] << 4 | \
  683. common_dimm->rcw[15];
  684. }
  685. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  686. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  687. }
  688. }
  689. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  690. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  691. const memctl_options_t *popts,
  692. const common_timing_params_t *common_dimm)
  693. {
  694. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  695. unsigned int sren; /* Self refresh enable (during sleep) */
  696. unsigned int ecc_en; /* ECC enable. */
  697. unsigned int rd_en; /* Registered DIMM enable */
  698. unsigned int sdram_type; /* Type of SDRAM */
  699. unsigned int dyn_pwr; /* Dynamic power management mode */
  700. unsigned int dbw; /* DRAM dta bus width */
  701. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  702. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  703. unsigned int threet_en; /* Enable 3T timing */
  704. unsigned int twot_en; /* Enable 2T timing */
  705. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  706. unsigned int x32_en = 0; /* x32 enable */
  707. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  708. unsigned int hse; /* Global half strength override */
  709. unsigned int acc_ecc_en = 0; /* Accumulated ECC enable */
  710. unsigned int mem_halt = 0; /* memory controller halt */
  711. unsigned int bi = 0; /* Bypass initialization */
  712. mem_en = 1;
  713. sren = popts->self_refresh_in_sleep;
  714. if (common_dimm->all_dimms_ecc_capable) {
  715. /* Allow setting of ECC only if all DIMMs are ECC. */
  716. ecc_en = popts->ecc_mode;
  717. } else {
  718. ecc_en = 0;
  719. }
  720. if (common_dimm->all_dimms_registered &&
  721. !common_dimm->all_dimms_unbuffered) {
  722. rd_en = 1;
  723. twot_en = 0;
  724. } else {
  725. rd_en = 0;
  726. twot_en = popts->twot_en;
  727. }
  728. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  729. dyn_pwr = popts->dynamic_power;
  730. dbw = popts->data_bus_width;
  731. /* 8-beat burst enable DDR-III case
  732. * we must clear it when use the on-the-fly mode,
  733. * must set it when use the 32-bits bus mode.
  734. */
  735. if ((sdram_type == SDRAM_TYPE_DDR3) ||
  736. (sdram_type == SDRAM_TYPE_DDR4)) {
  737. if (popts->burst_length == DDR_BL8)
  738. eight_be = 1;
  739. if (popts->burst_length == DDR_OTF)
  740. eight_be = 0;
  741. if (dbw == 0x1)
  742. eight_be = 1;
  743. }
  744. threet_en = popts->threet_en;
  745. ba_intlv_ctl = popts->ba_intlv_ctl;
  746. hse = popts->half_strength_driver_enable;
  747. /* set when ddr bus width < 64 */
  748. acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0;
  749. ddr->ddr_sdram_cfg = (0
  750. | ((mem_en & 0x1) << 31)
  751. | ((sren & 0x1) << 30)
  752. | ((ecc_en & 0x1) << 29)
  753. | ((rd_en & 0x1) << 28)
  754. | ((sdram_type & 0x7) << 24)
  755. | ((dyn_pwr & 0x1) << 21)
  756. | ((dbw & 0x3) << 19)
  757. | ((eight_be & 0x1) << 18)
  758. | ((ncap & 0x1) << 17)
  759. | ((threet_en & 0x1) << 16)
  760. | ((twot_en & 0x1) << 15)
  761. | ((ba_intlv_ctl & 0x7F) << 8)
  762. | ((x32_en & 0x1) << 5)
  763. | ((pchb8 & 0x1) << 4)
  764. | ((hse & 0x1) << 3)
  765. | ((acc_ecc_en & 0x1) << 2)
  766. | ((mem_halt & 0x1) << 1)
  767. | ((bi & 0x1) << 0)
  768. );
  769. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  770. }
  771. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  772. static void set_ddr_sdram_cfg_2(const unsigned int ctrl_num,
  773. fsl_ddr_cfg_regs_t *ddr,
  774. const memctl_options_t *popts,
  775. const unsigned int unq_mrs_en)
  776. {
  777. unsigned int frc_sr = 0; /* Force self refresh */
  778. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  779. unsigned int odt_cfg = 0; /* ODT configuration */
  780. unsigned int num_pr; /* Number of posted refreshes */
  781. unsigned int slow = 0; /* DDR will be run less than 1250 */
  782. unsigned int x4_en = 0; /* x4 DRAM enable */
  783. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  784. unsigned int ap_en; /* Address Parity Enable */
  785. unsigned int d_init; /* DRAM data initialization */
  786. unsigned int rcw_en = 0; /* Register Control Word Enable */
  787. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  788. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  789. int i;
  790. #ifndef CONFIG_SYS_FSL_DDR4
  791. unsigned int dll_rst_dis = 1; /* DLL reset disable */
  792. unsigned int dqs_cfg; /* DQS configuration */
  793. dqs_cfg = popts->dqs_config;
  794. #endif
  795. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  796. if (popts->cs_local_opts[i].odt_rd_cfg
  797. || popts->cs_local_opts[i].odt_wr_cfg) {
  798. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  799. break;
  800. }
  801. }
  802. num_pr = 1; /* Make this configurable */
  803. /*
  804. * 8572 manual says
  805. * {TIMING_CFG_1[PRETOACT]
  806. * + [DDR_SDRAM_CFG_2[NUM_PR]
  807. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  808. * << DDR_SDRAM_INTERVAL[REFINT]
  809. */
  810. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  811. obc_cfg = popts->otf_burst_chop_en;
  812. #else
  813. obc_cfg = 0;
  814. #endif
  815. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  816. slow = get_ddr_freq(ctrl_num) < 1249000000;
  817. #endif
  818. if (popts->registered_dimm_en) {
  819. rcw_en = 1;
  820. ap_en = popts->ap_en;
  821. } else {
  822. ap_en = 0;
  823. }
  824. x4_en = popts->x4_en ? 1 : 0;
  825. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  826. /* Use the DDR controller to auto initialize memory. */
  827. d_init = popts->ecc_init_using_memctl;
  828. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  829. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  830. #else
  831. /* Memory will be initialized via DMA, or not at all. */
  832. d_init = 0;
  833. #endif
  834. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  835. md_en = popts->mirrored_dimm;
  836. #endif
  837. qd_en = popts->quad_rank_present ? 1 : 0;
  838. ddr->ddr_sdram_cfg_2 = (0
  839. | ((frc_sr & 0x1) << 31)
  840. | ((sr_ie & 0x1) << 30)
  841. #ifndef CONFIG_SYS_FSL_DDR4
  842. | ((dll_rst_dis & 0x1) << 29)
  843. | ((dqs_cfg & 0x3) << 26)
  844. #endif
  845. | ((odt_cfg & 0x3) << 21)
  846. | ((num_pr & 0xf) << 12)
  847. | ((slow & 1) << 11)
  848. | (x4_en << 10)
  849. | (qd_en << 9)
  850. | (unq_mrs_en << 8)
  851. | ((obc_cfg & 0x1) << 6)
  852. | ((ap_en & 0x1) << 5)
  853. | ((d_init & 0x1) << 4)
  854. | ((rcw_en & 0x1) << 2)
  855. | ((md_en & 0x1) << 0)
  856. );
  857. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  858. }
  859. #ifdef CONFIG_SYS_FSL_DDR4
  860. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  861. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  862. fsl_ddr_cfg_regs_t *ddr,
  863. const memctl_options_t *popts,
  864. const common_timing_params_t *common_dimm,
  865. const unsigned int unq_mrs_en)
  866. {
  867. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  868. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  869. int i;
  870. unsigned int wr_crc = 0; /* Disable */
  871. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  872. unsigned int srt = 0; /* self-refresh temerature, normal range */
  873. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 9;
  874. unsigned int mpr = 0; /* serial */
  875. unsigned int wc_lat;
  876. const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
  877. if (popts->rtt_override)
  878. rtt_wr = popts->rtt_wr_override_value;
  879. else
  880. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  881. if (common_dimm->extended_op_srt)
  882. srt = common_dimm->extended_op_srt;
  883. esdmode2 = (0
  884. | ((wr_crc & 0x1) << 12)
  885. | ((rtt_wr & 0x3) << 9)
  886. | ((srt & 0x3) << 6)
  887. | ((cwl & 0x7) << 3));
  888. if (mclk_ps >= 1250)
  889. wc_lat = 0;
  890. else if (mclk_ps >= 833)
  891. wc_lat = 1;
  892. else
  893. wc_lat = 2;
  894. esdmode3 = (0
  895. | ((mpr & 0x3) << 11)
  896. | ((wc_lat & 0x3) << 9));
  897. ddr->ddr_sdram_mode_2 = (0
  898. | ((esdmode2 & 0xFFFF) << 16)
  899. | ((esdmode3 & 0xFFFF) << 0)
  900. );
  901. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  902. if (unq_mrs_en) { /* unique mode registers are supported */
  903. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  904. if (popts->rtt_override)
  905. rtt_wr = popts->rtt_wr_override_value;
  906. else
  907. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  908. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  909. esdmode2 |= (rtt_wr & 0x3) << 9;
  910. switch (i) {
  911. case 1:
  912. ddr->ddr_sdram_mode_4 = (0
  913. | ((esdmode2 & 0xFFFF) << 16)
  914. | ((esdmode3 & 0xFFFF) << 0)
  915. );
  916. break;
  917. case 2:
  918. ddr->ddr_sdram_mode_6 = (0
  919. | ((esdmode2 & 0xFFFF) << 16)
  920. | ((esdmode3 & 0xFFFF) << 0)
  921. );
  922. break;
  923. case 3:
  924. ddr->ddr_sdram_mode_8 = (0
  925. | ((esdmode2 & 0xFFFF) << 16)
  926. | ((esdmode3 & 0xFFFF) << 0)
  927. );
  928. break;
  929. }
  930. }
  931. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  932. ddr->ddr_sdram_mode_4);
  933. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  934. ddr->ddr_sdram_mode_6);
  935. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  936. ddr->ddr_sdram_mode_8);
  937. }
  938. }
  939. #elif defined(CONFIG_SYS_FSL_DDR3)
  940. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  941. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  942. fsl_ddr_cfg_regs_t *ddr,
  943. const memctl_options_t *popts,
  944. const common_timing_params_t *common_dimm,
  945. const unsigned int unq_mrs_en)
  946. {
  947. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  948. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  949. int i;
  950. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  951. unsigned int srt = 0; /* self-refresh temerature, normal range */
  952. unsigned int asr = 0; /* auto self-refresh disable */
  953. unsigned int cwl = compute_cas_write_latency(ctrl_num) - 5;
  954. unsigned int pasr = 0; /* partial array self refresh disable */
  955. if (popts->rtt_override)
  956. rtt_wr = popts->rtt_wr_override_value;
  957. else
  958. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  959. if (common_dimm->extended_op_srt)
  960. srt = common_dimm->extended_op_srt;
  961. esdmode2 = (0
  962. | ((rtt_wr & 0x3) << 9)
  963. | ((srt & 0x1) << 7)
  964. | ((asr & 0x1) << 6)
  965. | ((cwl & 0x7) << 3)
  966. | ((pasr & 0x7) << 0));
  967. ddr->ddr_sdram_mode_2 = (0
  968. | ((esdmode2 & 0xFFFF) << 16)
  969. | ((esdmode3 & 0xFFFF) << 0)
  970. );
  971. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  972. if (unq_mrs_en) { /* unique mode registers are supported */
  973. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  974. if (popts->rtt_override)
  975. rtt_wr = popts->rtt_wr_override_value;
  976. else
  977. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  978. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  979. esdmode2 |= (rtt_wr & 0x3) << 9;
  980. switch (i) {
  981. case 1:
  982. ddr->ddr_sdram_mode_4 = (0
  983. | ((esdmode2 & 0xFFFF) << 16)
  984. | ((esdmode3 & 0xFFFF) << 0)
  985. );
  986. break;
  987. case 2:
  988. ddr->ddr_sdram_mode_6 = (0
  989. | ((esdmode2 & 0xFFFF) << 16)
  990. | ((esdmode3 & 0xFFFF) << 0)
  991. );
  992. break;
  993. case 3:
  994. ddr->ddr_sdram_mode_8 = (0
  995. | ((esdmode2 & 0xFFFF) << 16)
  996. | ((esdmode3 & 0xFFFF) << 0)
  997. );
  998. break;
  999. }
  1000. }
  1001. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  1002. ddr->ddr_sdram_mode_4);
  1003. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  1004. ddr->ddr_sdram_mode_6);
  1005. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  1006. ddr->ddr_sdram_mode_8);
  1007. }
  1008. }
  1009. #else /* for DDR2 and DDR1 */
  1010. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  1011. static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
  1012. fsl_ddr_cfg_regs_t *ddr,
  1013. const memctl_options_t *popts,
  1014. const common_timing_params_t *common_dimm,
  1015. const unsigned int unq_mrs_en)
  1016. {
  1017. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  1018. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  1019. ddr->ddr_sdram_mode_2 = (0
  1020. | ((esdmode2 & 0xFFFF) << 16)
  1021. | ((esdmode3 & 0xFFFF) << 0)
  1022. );
  1023. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  1024. }
  1025. #endif
  1026. #ifdef CONFIG_SYS_FSL_DDR4
  1027. /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
  1028. static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
  1029. const memctl_options_t *popts,
  1030. const common_timing_params_t *common_dimm,
  1031. const unsigned int unq_mrs_en)
  1032. {
  1033. int i;
  1034. unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */
  1035. unsigned short esdmode5; /* Extended SDRAM mode 5 */
  1036. esdmode5 = 0x00000500; /* Data mask enabled */
  1037. ddr->ddr_sdram_mode_9 = (0
  1038. | ((esdmode4 & 0xffff) << 16)
  1039. | ((esdmode5 & 0xffff) << 0)
  1040. );
  1041. /* only mode_9 use 0x500, others use 0x400 */
  1042. esdmode5 = 0x00000400; /* Data mask enabled */
  1043. debug("FSLDDR: ddr_sdram_mode_9) = 0x%08x\n", ddr->ddr_sdram_mode_9);
  1044. if (unq_mrs_en) { /* unique mode registers are supported */
  1045. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1046. switch (i) {
  1047. case 1:
  1048. ddr->ddr_sdram_mode_11 = (0
  1049. | ((esdmode4 & 0xFFFF) << 16)
  1050. | ((esdmode5 & 0xFFFF) << 0)
  1051. );
  1052. break;
  1053. case 2:
  1054. ddr->ddr_sdram_mode_13 = (0
  1055. | ((esdmode4 & 0xFFFF) << 16)
  1056. | ((esdmode5 & 0xFFFF) << 0)
  1057. );
  1058. break;
  1059. case 3:
  1060. ddr->ddr_sdram_mode_15 = (0
  1061. | ((esdmode4 & 0xFFFF) << 16)
  1062. | ((esdmode5 & 0xFFFF) << 0)
  1063. );
  1064. break;
  1065. }
  1066. }
  1067. debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
  1068. ddr->ddr_sdram_mode_11);
  1069. debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
  1070. ddr->ddr_sdram_mode_13);
  1071. debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
  1072. ddr->ddr_sdram_mode_15);
  1073. }
  1074. }
  1075. /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
  1076. static void set_ddr_sdram_mode_10(const unsigned int ctrl_num,
  1077. fsl_ddr_cfg_regs_t *ddr,
  1078. const memctl_options_t *popts,
  1079. const common_timing_params_t *common_dimm,
  1080. const unsigned int unq_mrs_en)
  1081. {
  1082. int i;
  1083. unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */
  1084. unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */
  1085. unsigned int tccdl_min = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1086. esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
  1087. ddr->ddr_sdram_mode_10 = (0
  1088. | ((esdmode6 & 0xffff) << 16)
  1089. | ((esdmode7 & 0xffff) << 0)
  1090. );
  1091. debug("FSLDDR: ddr_sdram_mode_10) = 0x%08x\n", ddr->ddr_sdram_mode_10);
  1092. if (unq_mrs_en) { /* unique mode registers are supported */
  1093. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1094. switch (i) {
  1095. case 1:
  1096. ddr->ddr_sdram_mode_12 = (0
  1097. | ((esdmode6 & 0xFFFF) << 16)
  1098. | ((esdmode7 & 0xFFFF) << 0)
  1099. );
  1100. break;
  1101. case 2:
  1102. ddr->ddr_sdram_mode_14 = (0
  1103. | ((esdmode6 & 0xFFFF) << 16)
  1104. | ((esdmode7 & 0xFFFF) << 0)
  1105. );
  1106. break;
  1107. case 3:
  1108. ddr->ddr_sdram_mode_16 = (0
  1109. | ((esdmode6 & 0xFFFF) << 16)
  1110. | ((esdmode7 & 0xFFFF) << 0)
  1111. );
  1112. break;
  1113. }
  1114. }
  1115. debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
  1116. ddr->ddr_sdram_mode_12);
  1117. debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
  1118. ddr->ddr_sdram_mode_14);
  1119. debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
  1120. ddr->ddr_sdram_mode_16);
  1121. }
  1122. }
  1123. #endif
  1124. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  1125. static void set_ddr_sdram_interval(const unsigned int ctrl_num,
  1126. fsl_ddr_cfg_regs_t *ddr,
  1127. const memctl_options_t *popts,
  1128. const common_timing_params_t *common_dimm)
  1129. {
  1130. unsigned int refint; /* Refresh interval */
  1131. unsigned int bstopre; /* Precharge interval */
  1132. refint = picos_to_mclk(ctrl_num, common_dimm->refresh_rate_ps);
  1133. bstopre = popts->bstopre;
  1134. /* refint field used 0x3FFF in earlier controllers */
  1135. ddr->ddr_sdram_interval = (0
  1136. | ((refint & 0xFFFF) << 16)
  1137. | ((bstopre & 0x3FFF) << 0)
  1138. );
  1139. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  1140. }
  1141. #ifdef CONFIG_SYS_FSL_DDR4
  1142. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1143. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1144. fsl_ddr_cfg_regs_t *ddr,
  1145. const memctl_options_t *popts,
  1146. const common_timing_params_t *common_dimm,
  1147. unsigned int cas_latency,
  1148. unsigned int additive_latency,
  1149. const unsigned int unq_mrs_en)
  1150. {
  1151. int i;
  1152. unsigned short esdmode; /* Extended SDRAM mode */
  1153. unsigned short sdmode; /* SDRAM mode */
  1154. /* Mode Register - MR1 */
  1155. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1156. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1157. unsigned int rtt;
  1158. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1159. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1160. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1161. unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal),
  1162. 0=Disable (Test/Debug) */
  1163. /* Mode Register - MR0 */
  1164. unsigned int wr = 0; /* Write Recovery */
  1165. unsigned int dll_rst; /* DLL Reset */
  1166. unsigned int mode; /* Normal=0 or Test=1 */
  1167. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1168. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1169. unsigned int bt;
  1170. unsigned int bl; /* BL: Burst Length */
  1171. unsigned int wr_mclk;
  1172. /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
  1173. static const u8 wr_table[] = {
  1174. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
  1175. /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
  1176. static const u8 cas_latency_table[] = {
  1177. 0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
  1178. 9, 9, 10, 10, 11, 11};
  1179. if (popts->rtt_override)
  1180. rtt = popts->rtt_override_value;
  1181. else
  1182. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1183. if (additive_latency == (cas_latency - 1))
  1184. al = 1;
  1185. if (additive_latency == (cas_latency - 2))
  1186. al = 2;
  1187. if (popts->quad_rank_present)
  1188. dic = 1; /* output driver impedance 240/7 ohm */
  1189. /*
  1190. * The esdmode value will also be used for writing
  1191. * MR1 during write leveling for DDR3, although the
  1192. * bits specifically related to the write leveling
  1193. * scheme will be handled automatically by the DDR
  1194. * controller. so we set the wrlvl_en = 0 here.
  1195. */
  1196. esdmode = (0
  1197. | ((qoff & 0x1) << 12)
  1198. | ((tdqs_en & 0x1) << 11)
  1199. | ((rtt & 0x7) << 8)
  1200. | ((wrlvl_en & 0x1) << 7)
  1201. | ((al & 0x3) << 3)
  1202. | ((dic & 0x3) << 1) /* DIC field is split */
  1203. | ((dll_en & 0x1) << 0)
  1204. );
  1205. /*
  1206. * DLL control for precharge PD
  1207. * 0=slow exit DLL off (tXPDLL)
  1208. * 1=fast exit DLL on (tXP)
  1209. */
  1210. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1211. if (wr_mclk <= 24) {
  1212. wr = wr_table[wr_mclk - 10];
  1213. } else {
  1214. printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
  1215. wr_mclk);
  1216. }
  1217. dll_rst = 0; /* dll no reset */
  1218. mode = 0; /* normal mode */
  1219. /* look up table to get the cas latency bits */
  1220. if (cas_latency >= 9 && cas_latency <= 24)
  1221. caslat = cas_latency_table[cas_latency - 9];
  1222. else
  1223. printf("Error: unsupported cas latency for mode register\n");
  1224. bt = 0; /* Nibble sequential */
  1225. switch (popts->burst_length) {
  1226. case DDR_BL8:
  1227. bl = 0;
  1228. break;
  1229. case DDR_OTF:
  1230. bl = 1;
  1231. break;
  1232. case DDR_BC4:
  1233. bl = 2;
  1234. break;
  1235. default:
  1236. printf("Error: invalid burst length of %u specified. ",
  1237. popts->burst_length);
  1238. puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
  1239. bl = 1;
  1240. break;
  1241. }
  1242. sdmode = (0
  1243. | ((wr & 0x7) << 9)
  1244. | ((dll_rst & 0x1) << 8)
  1245. | ((mode & 0x1) << 7)
  1246. | (((caslat >> 1) & 0x7) << 4)
  1247. | ((bt & 0x1) << 3)
  1248. | ((caslat & 1) << 2)
  1249. | ((bl & 0x3) << 0)
  1250. );
  1251. ddr->ddr_sdram_mode = (0
  1252. | ((esdmode & 0xFFFF) << 16)
  1253. | ((sdmode & 0xFFFF) << 0)
  1254. );
  1255. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1256. if (unq_mrs_en) { /* unique mode registers are supported */
  1257. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1258. if (popts->rtt_override)
  1259. rtt = popts->rtt_override_value;
  1260. else
  1261. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1262. esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */
  1263. esdmode |= (rtt & 0x7) << 8;
  1264. switch (i) {
  1265. case 1:
  1266. ddr->ddr_sdram_mode_3 = (0
  1267. | ((esdmode & 0xFFFF) << 16)
  1268. | ((sdmode & 0xFFFF) << 0)
  1269. );
  1270. break;
  1271. case 2:
  1272. ddr->ddr_sdram_mode_5 = (0
  1273. | ((esdmode & 0xFFFF) << 16)
  1274. | ((sdmode & 0xFFFF) << 0)
  1275. );
  1276. break;
  1277. case 3:
  1278. ddr->ddr_sdram_mode_7 = (0
  1279. | ((esdmode & 0xFFFF) << 16)
  1280. | ((sdmode & 0xFFFF) << 0)
  1281. );
  1282. break;
  1283. }
  1284. }
  1285. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1286. ddr->ddr_sdram_mode_3);
  1287. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1288. ddr->ddr_sdram_mode_5);
  1289. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1290. ddr->ddr_sdram_mode_5);
  1291. }
  1292. }
  1293. #elif defined(CONFIG_SYS_FSL_DDR3)
  1294. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1295. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1296. fsl_ddr_cfg_regs_t *ddr,
  1297. const memctl_options_t *popts,
  1298. const common_timing_params_t *common_dimm,
  1299. unsigned int cas_latency,
  1300. unsigned int additive_latency,
  1301. const unsigned int unq_mrs_en)
  1302. {
  1303. int i;
  1304. unsigned short esdmode; /* Extended SDRAM mode */
  1305. unsigned short sdmode; /* SDRAM mode */
  1306. /* Mode Register - MR1 */
  1307. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1308. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1309. unsigned int rtt;
  1310. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1311. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1312. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1313. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1314. 1=Disable (Test/Debug) */
  1315. /* Mode Register - MR0 */
  1316. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  1317. unsigned int wr = 0; /* Write Recovery */
  1318. unsigned int dll_rst; /* DLL Reset */
  1319. unsigned int mode; /* Normal=0 or Test=1 */
  1320. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1321. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1322. unsigned int bt;
  1323. unsigned int bl; /* BL: Burst Length */
  1324. unsigned int wr_mclk;
  1325. /*
  1326. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  1327. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  1328. * for this table
  1329. */
  1330. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  1331. if (popts->rtt_override)
  1332. rtt = popts->rtt_override_value;
  1333. else
  1334. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1335. if (additive_latency == (cas_latency - 1))
  1336. al = 1;
  1337. if (additive_latency == (cas_latency - 2))
  1338. al = 2;
  1339. if (popts->quad_rank_present)
  1340. dic = 1; /* output driver impedance 240/7 ohm */
  1341. /*
  1342. * The esdmode value will also be used for writing
  1343. * MR1 during write leveling for DDR3, although the
  1344. * bits specifically related to the write leveling
  1345. * scheme will be handled automatically by the DDR
  1346. * controller. so we set the wrlvl_en = 0 here.
  1347. */
  1348. esdmode = (0
  1349. | ((qoff & 0x1) << 12)
  1350. | ((tdqs_en & 0x1) << 11)
  1351. | ((rtt & 0x4) << 7) /* rtt field is split */
  1352. | ((wrlvl_en & 0x1) << 7)
  1353. | ((rtt & 0x2) << 5) /* rtt field is split */
  1354. | ((dic & 0x2) << 4) /* DIC field is split */
  1355. | ((al & 0x3) << 3)
  1356. | ((rtt & 0x1) << 2) /* rtt field is split */
  1357. | ((dic & 0x1) << 1) /* DIC field is split */
  1358. | ((dll_en & 0x1) << 0)
  1359. );
  1360. /*
  1361. * DLL control for precharge PD
  1362. * 0=slow exit DLL off (tXPDLL)
  1363. * 1=fast exit DLL on (tXP)
  1364. */
  1365. dll_on = 1;
  1366. wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1367. if (wr_mclk <= 16) {
  1368. wr = wr_table[wr_mclk - 5];
  1369. } else {
  1370. printf("Error: unsupported write recovery for mode register "
  1371. "wr_mclk = %d\n", wr_mclk);
  1372. }
  1373. dll_rst = 0; /* dll no reset */
  1374. mode = 0; /* normal mode */
  1375. /* look up table to get the cas latency bits */
  1376. if (cas_latency >= 5 && cas_latency <= 16) {
  1377. unsigned char cas_latency_table[] = {
  1378. 0x2, /* 5 clocks */
  1379. 0x4, /* 6 clocks */
  1380. 0x6, /* 7 clocks */
  1381. 0x8, /* 8 clocks */
  1382. 0xa, /* 9 clocks */
  1383. 0xc, /* 10 clocks */
  1384. 0xe, /* 11 clocks */
  1385. 0x1, /* 12 clocks */
  1386. 0x3, /* 13 clocks */
  1387. 0x5, /* 14 clocks */
  1388. 0x7, /* 15 clocks */
  1389. 0x9, /* 16 clocks */
  1390. };
  1391. caslat = cas_latency_table[cas_latency - 5];
  1392. } else {
  1393. printf("Error: unsupported cas latency for mode register\n");
  1394. }
  1395. bt = 0; /* Nibble sequential */
  1396. switch (popts->burst_length) {
  1397. case DDR_BL8:
  1398. bl = 0;
  1399. break;
  1400. case DDR_OTF:
  1401. bl = 1;
  1402. break;
  1403. case DDR_BC4:
  1404. bl = 2;
  1405. break;
  1406. default:
  1407. printf("Error: invalid burst length of %u specified. "
  1408. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  1409. popts->burst_length);
  1410. bl = 1;
  1411. break;
  1412. }
  1413. sdmode = (0
  1414. | ((dll_on & 0x1) << 12)
  1415. | ((wr & 0x7) << 9)
  1416. | ((dll_rst & 0x1) << 8)
  1417. | ((mode & 0x1) << 7)
  1418. | (((caslat >> 1) & 0x7) << 4)
  1419. | ((bt & 0x1) << 3)
  1420. | ((caslat & 1) << 2)
  1421. | ((bl & 0x3) << 0)
  1422. );
  1423. ddr->ddr_sdram_mode = (0
  1424. | ((esdmode & 0xFFFF) << 16)
  1425. | ((sdmode & 0xFFFF) << 0)
  1426. );
  1427. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1428. if (unq_mrs_en) { /* unique mode registers are supported */
  1429. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1430. if (popts->rtt_override)
  1431. rtt = popts->rtt_override_value;
  1432. else
  1433. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1434. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  1435. esdmode |= (0
  1436. | ((rtt & 0x4) << 7) /* rtt field is split */
  1437. | ((rtt & 0x2) << 5) /* rtt field is split */
  1438. | ((rtt & 0x1) << 2) /* rtt field is split */
  1439. );
  1440. switch (i) {
  1441. case 1:
  1442. ddr->ddr_sdram_mode_3 = (0
  1443. | ((esdmode & 0xFFFF) << 16)
  1444. | ((sdmode & 0xFFFF) << 0)
  1445. );
  1446. break;
  1447. case 2:
  1448. ddr->ddr_sdram_mode_5 = (0
  1449. | ((esdmode & 0xFFFF) << 16)
  1450. | ((sdmode & 0xFFFF) << 0)
  1451. );
  1452. break;
  1453. case 3:
  1454. ddr->ddr_sdram_mode_7 = (0
  1455. | ((esdmode & 0xFFFF) << 16)
  1456. | ((sdmode & 0xFFFF) << 0)
  1457. );
  1458. break;
  1459. }
  1460. }
  1461. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1462. ddr->ddr_sdram_mode_3);
  1463. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1464. ddr->ddr_sdram_mode_5);
  1465. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1466. ddr->ddr_sdram_mode_5);
  1467. }
  1468. }
  1469. #else /* !CONFIG_SYS_FSL_DDR3 */
  1470. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1471. static void set_ddr_sdram_mode(const unsigned int ctrl_num,
  1472. fsl_ddr_cfg_regs_t *ddr,
  1473. const memctl_options_t *popts,
  1474. const common_timing_params_t *common_dimm,
  1475. unsigned int cas_latency,
  1476. unsigned int additive_latency,
  1477. const unsigned int unq_mrs_en)
  1478. {
  1479. unsigned short esdmode; /* Extended SDRAM mode */
  1480. unsigned short sdmode; /* SDRAM mode */
  1481. /*
  1482. * FIXME: This ought to be pre-calculated in a
  1483. * technology-specific routine,
  1484. * e.g. compute_DDR2_mode_register(), and then the
  1485. * sdmode and esdmode passed in as part of common_dimm.
  1486. */
  1487. /* Extended Mode Register */
  1488. unsigned int mrs = 0; /* Mode Register Set */
  1489. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  1490. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  1491. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  1492. unsigned int ocd = 0; /* 0x0=OCD not supported,
  1493. 0x7=OCD default state */
  1494. unsigned int rtt;
  1495. unsigned int al; /* Posted CAS# additive latency (AL) */
  1496. unsigned int ods = 0; /* Output Drive Strength:
  1497. 0 = Full strength (18ohm)
  1498. 1 = Reduced strength (4ohm) */
  1499. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1500. 1=Disable (Test/Debug) */
  1501. /* Mode Register (MR) */
  1502. unsigned int mr; /* Mode Register Definition */
  1503. unsigned int pd; /* Power-Down Mode */
  1504. unsigned int wr; /* Write Recovery */
  1505. unsigned int dll_res; /* DLL Reset */
  1506. unsigned int mode; /* Normal=0 or Test=1 */
  1507. unsigned int caslat = 0;/* CAS# latency */
  1508. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1509. unsigned int bt;
  1510. unsigned int bl; /* BL: Burst Length */
  1511. dqs_en = !popts->dqs_config;
  1512. rtt = fsl_ddr_get_rtt();
  1513. al = additive_latency;
  1514. esdmode = (0
  1515. | ((mrs & 0x3) << 14)
  1516. | ((outputs & 0x1) << 12)
  1517. | ((rdqs_en & 0x1) << 11)
  1518. | ((dqs_en & 0x1) << 10)
  1519. | ((ocd & 0x7) << 7)
  1520. | ((rtt & 0x2) << 5) /* rtt field is split */
  1521. | ((al & 0x7) << 3)
  1522. | ((rtt & 0x1) << 2) /* rtt field is split */
  1523. | ((ods & 0x1) << 1)
  1524. | ((dll_en & 0x1) << 0)
  1525. );
  1526. mr = 0; /* FIXME: CHECKME */
  1527. /*
  1528. * 0 = Fast Exit (Normal)
  1529. * 1 = Slow Exit (Low Power)
  1530. */
  1531. pd = 0;
  1532. #if defined(CONFIG_SYS_FSL_DDR1)
  1533. wr = 0; /* Historical */
  1534. #elif defined(CONFIG_SYS_FSL_DDR2)
  1535. wr = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
  1536. #endif
  1537. dll_res = 0;
  1538. mode = 0;
  1539. #if defined(CONFIG_SYS_FSL_DDR1)
  1540. if (1 <= cas_latency && cas_latency <= 4) {
  1541. unsigned char mode_caslat_table[4] = {
  1542. 0x5, /* 1.5 clocks */
  1543. 0x2, /* 2.0 clocks */
  1544. 0x6, /* 2.5 clocks */
  1545. 0x3 /* 3.0 clocks */
  1546. };
  1547. caslat = mode_caslat_table[cas_latency - 1];
  1548. } else {
  1549. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1550. }
  1551. #elif defined(CONFIG_SYS_FSL_DDR2)
  1552. caslat = cas_latency;
  1553. #endif
  1554. bt = 0;
  1555. switch (popts->burst_length) {
  1556. case DDR_BL4:
  1557. bl = 2;
  1558. break;
  1559. case DDR_BL8:
  1560. bl = 3;
  1561. break;
  1562. default:
  1563. printf("Error: invalid burst length of %u specified. "
  1564. " Defaulting to 4 beats.\n",
  1565. popts->burst_length);
  1566. bl = 2;
  1567. break;
  1568. }
  1569. sdmode = (0
  1570. | ((mr & 0x3) << 14)
  1571. | ((pd & 0x1) << 12)
  1572. | ((wr & 0x7) << 9)
  1573. | ((dll_res & 0x1) << 8)
  1574. | ((mode & 0x1) << 7)
  1575. | ((caslat & 0x7) << 4)
  1576. | ((bt & 0x1) << 3)
  1577. | ((bl & 0x7) << 0)
  1578. );
  1579. ddr->ddr_sdram_mode = (0
  1580. | ((esdmode & 0xFFFF) << 16)
  1581. | ((sdmode & 0xFFFF) << 0)
  1582. );
  1583. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1584. }
  1585. #endif
  1586. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1587. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1588. {
  1589. unsigned int init_value; /* Initialization value */
  1590. #ifdef CONFIG_MEM_INIT_VALUE
  1591. init_value = CONFIG_MEM_INIT_VALUE;
  1592. #else
  1593. init_value = 0xDEADBEEF;
  1594. #endif
  1595. ddr->ddr_data_init = init_value;
  1596. }
  1597. /*
  1598. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1599. * The old controller on the 8540/60 doesn't have this register.
  1600. * Hope it's OK to set it (to 0) anyway.
  1601. */
  1602. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1603. const memctl_options_t *popts)
  1604. {
  1605. unsigned int clk_adjust; /* Clock adjust */
  1606. unsigned int ss_en = 0; /* Source synchronous enable */
  1607. #if defined(CONFIG_MPC8541) || defined(CONFIG_MPC8555)
  1608. /* Per FSL Application Note: AN2805 */
  1609. ss_en = 1;
  1610. #endif
  1611. clk_adjust = popts->clk_adjust;
  1612. ddr->ddr_sdram_clk_cntl = (0
  1613. | ((ss_en & 0x1) << 31)
  1614. | ((clk_adjust & 0xF) << 23)
  1615. );
  1616. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1617. }
  1618. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1619. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1620. {
  1621. unsigned int init_addr = 0; /* Initialization address */
  1622. ddr->ddr_init_addr = init_addr;
  1623. }
  1624. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1625. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1626. {
  1627. unsigned int uia = 0; /* Use initialization address */
  1628. unsigned int init_ext_addr = 0; /* Initialization address */
  1629. ddr->ddr_init_ext_addr = (0
  1630. | ((uia & 0x1) << 31)
  1631. | (init_ext_addr & 0xF)
  1632. );
  1633. }
  1634. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1635. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1636. const memctl_options_t *popts)
  1637. {
  1638. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1639. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1640. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1641. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1642. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1643. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1644. if (popts->burst_length == DDR_BL8) {
  1645. /* We set BL/2 for fixed BL8 */
  1646. rrt = 0; /* BL/2 clocks */
  1647. wwt = 0; /* BL/2 clocks */
  1648. } else {
  1649. /* We need to set BL/2 + 2 to BC4 and OTF */
  1650. rrt = 2; /* BL/2 + 2 clocks */
  1651. wwt = 2; /* BL/2 + 2 clocks */
  1652. }
  1653. #endif
  1654. #ifdef CONFIG_SYS_FSL_DDR4
  1655. dll_lock = 2; /* tDLLK = 1024 clocks */
  1656. #elif defined(CONFIG_SYS_FSL_DDR3)
  1657. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1658. #endif
  1659. ddr->timing_cfg_4 = (0
  1660. | ((rwt & 0xf) << 28)
  1661. | ((wrt & 0xf) << 24)
  1662. | ((rrt & 0xf) << 20)
  1663. | ((wwt & 0xf) << 16)
  1664. | (dll_lock & 0x3)
  1665. );
  1666. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1667. }
  1668. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1669. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1670. {
  1671. unsigned int rodt_on = 0; /* Read to ODT on */
  1672. unsigned int rodt_off = 0; /* Read to ODT off */
  1673. unsigned int wodt_on = 0; /* Write to ODT on */
  1674. unsigned int wodt_off = 0; /* Write to ODT off */
  1675. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1676. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1677. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1678. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1679. if (cas_latency >= wr_lat)
  1680. rodt_on = cas_latency - wr_lat + 1;
  1681. rodt_off = 4; /* 4 clocks */
  1682. wodt_on = 1; /* 1 clocks */
  1683. wodt_off = 4; /* 4 clocks */
  1684. #endif
  1685. ddr->timing_cfg_5 = (0
  1686. | ((rodt_on & 0x1f) << 24)
  1687. | ((rodt_off & 0x7) << 20)
  1688. | ((wodt_on & 0x1f) << 12)
  1689. | ((wodt_off & 0x7) << 8)
  1690. );
  1691. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1692. }
  1693. #ifdef CONFIG_SYS_FSL_DDR4
  1694. static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
  1695. {
  1696. unsigned int hs_caslat = 0;
  1697. unsigned int hs_wrlat = 0;
  1698. unsigned int hs_wrrec = 0;
  1699. unsigned int hs_clkadj = 0;
  1700. unsigned int hs_wrlvl_start = 0;
  1701. ddr->timing_cfg_6 = (0
  1702. | ((hs_caslat & 0x1f) << 24)
  1703. | ((hs_wrlat & 0x1f) << 19)
  1704. | ((hs_wrrec & 0x1f) << 12)
  1705. | ((hs_clkadj & 0x1f) << 6)
  1706. | ((hs_wrlvl_start & 0x1f) << 0)
  1707. );
  1708. debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
  1709. }
  1710. static void set_timing_cfg_7(const unsigned int ctrl_num,
  1711. fsl_ddr_cfg_regs_t *ddr,
  1712. const common_timing_params_t *common_dimm)
  1713. {
  1714. unsigned int txpr, tcksre, tcksrx;
  1715. unsigned int cke_rst, cksre, cksrx, par_lat, cs_to_cmd;
  1716. txpr = max(5U, picos_to_mclk(ctrl_num, common_dimm->trfc1_ps + 10000));
  1717. tcksre = max(5U, picos_to_mclk(ctrl_num, 10000));
  1718. tcksrx = max(5U, picos_to_mclk(ctrl_num, 10000));
  1719. par_lat = 0;
  1720. cs_to_cmd = 0;
  1721. if (txpr <= 200)
  1722. cke_rst = 0;
  1723. else if (txpr <= 256)
  1724. cke_rst = 1;
  1725. else if (txpr <= 512)
  1726. cke_rst = 2;
  1727. else
  1728. cke_rst = 3;
  1729. if (tcksre <= 19)
  1730. cksre = tcksre - 5;
  1731. else
  1732. cksre = 15;
  1733. if (tcksrx <= 19)
  1734. cksrx = tcksrx - 5;
  1735. else
  1736. cksrx = 15;
  1737. ddr->timing_cfg_7 = (0
  1738. | ((cke_rst & 0x3) << 28)
  1739. | ((cksre & 0xf) << 24)
  1740. | ((cksrx & 0xf) << 20)
  1741. | ((par_lat & 0xf) << 16)
  1742. | ((cs_to_cmd & 0xf) << 4)
  1743. );
  1744. debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
  1745. }
  1746. static void set_timing_cfg_8(const unsigned int ctrl_num,
  1747. fsl_ddr_cfg_regs_t *ddr,
  1748. const memctl_options_t *popts,
  1749. const common_timing_params_t *common_dimm,
  1750. unsigned int cas_latency)
  1751. {
  1752. unsigned int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
  1753. unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
  1754. unsigned int tccdl = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
  1755. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1756. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1757. rwt_bg = cas_latency + 2 + 4 - wr_lat;
  1758. if (rwt_bg < tccdl)
  1759. rwt_bg = tccdl - rwt_bg;
  1760. else
  1761. rwt_bg = 0;
  1762. wrt_bg = wr_lat + 4 + 1 - cas_latency;
  1763. if (wrt_bg < tccdl)
  1764. wrt_bg = tccdl - wrt_bg;
  1765. else
  1766. wrt_bg = 0;
  1767. if (popts->burst_length == DDR_BL8) {
  1768. rrt_bg = tccdl - 4;
  1769. wwt_bg = tccdl - 4;
  1770. } else {
  1771. rrt_bg = tccdl - 2;
  1772. wwt_bg = tccdl - 2;
  1773. }
  1774. acttoact_bg = picos_to_mclk(ctrl_num, common_dimm->trrdl_ps);
  1775. wrtord_bg = max(4U, picos_to_mclk(ctrl_num, 7500));
  1776. if (popts->otf_burst_chop_en)
  1777. wrtord_bg += 2;
  1778. pre_all_rec = 0;
  1779. ddr->timing_cfg_8 = (0
  1780. | ((rwt_bg & 0xf) << 28)
  1781. | ((wrt_bg & 0xf) << 24)
  1782. | ((rrt_bg & 0xf) << 20)
  1783. | ((wwt_bg & 0xf) << 16)
  1784. | ((acttoact_bg & 0xf) << 12)
  1785. | ((wrtord_bg & 0xf) << 8)
  1786. | ((pre_all_rec & 0x1f) << 0)
  1787. );
  1788. debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
  1789. }
  1790. static void set_timing_cfg_9(fsl_ddr_cfg_regs_t *ddr)
  1791. {
  1792. ddr->timing_cfg_9 = 0;
  1793. debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
  1794. }
  1795. /* This function needs to be called after set_ddr_sdram_cfg() is called */
  1796. static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
  1797. const dimm_params_t *dimm_params)
  1798. {
  1799. unsigned int acc_ecc_en = (ddr->ddr_sdram_cfg >> 2) & 0x1;
  1800. ddr->dq_map_0 = ((dimm_params->dq_mapping[0] & 0x3F) << 26) |
  1801. ((dimm_params->dq_mapping[1] & 0x3F) << 20) |
  1802. ((dimm_params->dq_mapping[2] & 0x3F) << 14) |
  1803. ((dimm_params->dq_mapping[3] & 0x3F) << 8) |
  1804. ((dimm_params->dq_mapping[4] & 0x3F) << 2);
  1805. ddr->dq_map_1 = ((dimm_params->dq_mapping[5] & 0x3F) << 26) |
  1806. ((dimm_params->dq_mapping[6] & 0x3F) << 20) |
  1807. ((dimm_params->dq_mapping[7] & 0x3F) << 14) |
  1808. ((dimm_params->dq_mapping[10] & 0x3F) << 8) |
  1809. ((dimm_params->dq_mapping[11] & 0x3F) << 2);
  1810. ddr->dq_map_2 = ((dimm_params->dq_mapping[12] & 0x3F) << 26) |
  1811. ((dimm_params->dq_mapping[13] & 0x3F) << 20) |
  1812. ((dimm_params->dq_mapping[14] & 0x3F) << 14) |
  1813. ((dimm_params->dq_mapping[15] & 0x3F) << 8) |
  1814. ((dimm_params->dq_mapping[16] & 0x3F) << 2);
  1815. /* dq_map for ECC[4:7] is set to 0 if accumulated ECC is enabled */
  1816. ddr->dq_map_3 = ((dimm_params->dq_mapping[17] & 0x3F) << 26) |
  1817. ((dimm_params->dq_mapping[8] & 0x3F) << 20) |
  1818. (acc_ecc_en ? 0 :
  1819. (dimm_params->dq_mapping[9] & 0x3F) << 14) |
  1820. dimm_params->dq_mapping_ors;
  1821. debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
  1822. debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
  1823. debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
  1824. debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
  1825. }
  1826. static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  1827. const memctl_options_t *popts)
  1828. {
  1829. int rd_pre;
  1830. rd_pre = popts->quad_rank_present ? 1 : 0;
  1831. ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
  1832. debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
  1833. }
  1834. #endif /* CONFIG_SYS_FSL_DDR4 */
  1835. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1836. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1837. {
  1838. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1839. /* Normal Operation Full Calibration Time (tZQoper) */
  1840. unsigned int zqoper = 0;
  1841. /* Normal Operation Short Calibration Time (tZQCS) */
  1842. unsigned int zqcs = 0;
  1843. #ifdef CONFIG_SYS_FSL_DDR4
  1844. unsigned int zqcs_init;
  1845. #endif
  1846. if (zq_en) {
  1847. #ifdef CONFIG_SYS_FSL_DDR4
  1848. zqinit = 10; /* 1024 clocks */
  1849. zqoper = 9; /* 512 clocks */
  1850. zqcs = 7; /* 128 clocks */
  1851. zqcs_init = 5; /* 1024 refresh sequences */
  1852. #else
  1853. zqinit = 9; /* 512 clocks */
  1854. zqoper = 8; /* 256 clocks */
  1855. zqcs = 6; /* 64 clocks */
  1856. #endif
  1857. }
  1858. ddr->ddr_zq_cntl = (0
  1859. | ((zq_en & 0x1) << 31)
  1860. | ((zqinit & 0xF) << 24)
  1861. | ((zqoper & 0xF) << 16)
  1862. | ((zqcs & 0xF) << 8)
  1863. #ifdef CONFIG_SYS_FSL_DDR4
  1864. | ((zqcs_init & 0xF) << 0)
  1865. #endif
  1866. );
  1867. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1868. }
  1869. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1870. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1871. const memctl_options_t *popts)
  1872. {
  1873. /*
  1874. * First DQS pulse rising edge after margining mode
  1875. * is programmed (tWL_MRD)
  1876. */
  1877. unsigned int wrlvl_mrd = 0;
  1878. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1879. unsigned int wrlvl_odten = 0;
  1880. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1881. unsigned int wrlvl_dqsen = 0;
  1882. /* WRLVL_SMPL: Write leveling sample time */
  1883. unsigned int wrlvl_smpl = 0;
  1884. /* WRLVL_WLR: Write leveling repeition time */
  1885. unsigned int wrlvl_wlr = 0;
  1886. /* WRLVL_START: Write leveling start time */
  1887. unsigned int wrlvl_start = 0;
  1888. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1889. if (wrlvl_en) {
  1890. /* tWL_MRD min = 40 nCK, we set it 64 */
  1891. wrlvl_mrd = 0x6;
  1892. /* tWL_ODTEN 128 */
  1893. wrlvl_odten = 0x7;
  1894. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1895. wrlvl_dqsen = 0x5;
  1896. /*
  1897. * Write leveling sample time at least need 6 clocks
  1898. * higher than tWLO to allow enough time for progagation
  1899. * delay and sampling the prime data bits.
  1900. */
  1901. wrlvl_smpl = 0xf;
  1902. /*
  1903. * Write leveling repetition time
  1904. * at least tWLO + 6 clocks clocks
  1905. * we set it 64
  1906. */
  1907. wrlvl_wlr = 0x6;
  1908. /*
  1909. * Write leveling start time
  1910. * The value use for the DQS_ADJUST for the first sample
  1911. * when write leveling is enabled. It probably needs to be
  1912. * overriden per platform.
  1913. */
  1914. wrlvl_start = 0x8;
  1915. /*
  1916. * Override the write leveling sample and start time
  1917. * according to specific board
  1918. */
  1919. if (popts->wrlvl_override) {
  1920. wrlvl_smpl = popts->wrlvl_sample;
  1921. wrlvl_start = popts->wrlvl_start;
  1922. }
  1923. }
  1924. ddr->ddr_wrlvl_cntl = (0
  1925. | ((wrlvl_en & 0x1) << 31)
  1926. | ((wrlvl_mrd & 0x7) << 24)
  1927. | ((wrlvl_odten & 0x7) << 20)
  1928. | ((wrlvl_dqsen & 0x7) << 16)
  1929. | ((wrlvl_smpl & 0xf) << 12)
  1930. | ((wrlvl_wlr & 0x7) << 8)
  1931. | ((wrlvl_start & 0x1F) << 0)
  1932. );
  1933. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1934. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  1935. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  1936. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  1937. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  1938. }
  1939. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1940. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1941. {
  1942. /* Self Refresh Idle Threshold */
  1943. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1944. }
  1945. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1946. {
  1947. if (popts->addr_hash) {
  1948. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1949. puts("Address hashing enabled.\n");
  1950. }
  1951. }
  1952. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1953. {
  1954. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1955. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1956. }
  1957. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1958. {
  1959. ddr->ddr_cdr2 = popts->ddr_cdr2;
  1960. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  1961. }
  1962. unsigned int
  1963. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1964. {
  1965. unsigned int res = 0;
  1966. /*
  1967. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1968. * not set at the same time.
  1969. */
  1970. if (ddr->ddr_sdram_cfg & 0x10000000
  1971. && ddr->ddr_sdram_cfg & 0x00008000) {
  1972. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1973. " should not be set at the same time.\n");
  1974. res++;
  1975. }
  1976. return res;
  1977. }
  1978. unsigned int
  1979. compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
  1980. const memctl_options_t *popts,
  1981. fsl_ddr_cfg_regs_t *ddr,
  1982. const common_timing_params_t *common_dimm,
  1983. const dimm_params_t *dimm_params,
  1984. unsigned int dbw_cap_adj,
  1985. unsigned int size_only)
  1986. {
  1987. unsigned int i;
  1988. unsigned int cas_latency;
  1989. unsigned int additive_latency;
  1990. unsigned int sr_it;
  1991. unsigned int zq_en;
  1992. unsigned int wrlvl_en;
  1993. unsigned int ip_rev = 0;
  1994. unsigned int unq_mrs_en = 0;
  1995. int cs_en = 1;
  1996. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1997. if (common_dimm == NULL) {
  1998. printf("Error: subset DIMM params struct null pointer\n");
  1999. return 1;
  2000. }
  2001. /*
  2002. * Process overrides first.
  2003. *
  2004. * FIXME: somehow add dereated caslat to this
  2005. */
  2006. cas_latency = (popts->cas_latency_override)
  2007. ? popts->cas_latency_override_value
  2008. : common_dimm->lowest_common_spd_caslat;
  2009. additive_latency = (popts->additive_latency_override)
  2010. ? popts->additive_latency_override_value
  2011. : common_dimm->additive_latency;
  2012. sr_it = (popts->auto_self_refresh_en)
  2013. ? popts->sr_it
  2014. : 0;
  2015. /* ZQ calibration */
  2016. zq_en = (popts->zq_en) ? 1 : 0;
  2017. /* write leveling */
  2018. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  2019. /* Chip Select Memory Bounds (CSn_BNDS) */
  2020. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  2021. unsigned long long ea, sa;
  2022. unsigned int cs_per_dimm
  2023. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  2024. unsigned int dimm_number
  2025. = i / cs_per_dimm;
  2026. unsigned long long rank_density
  2027. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  2028. if (dimm_params[dimm_number].n_ranks == 0) {
  2029. debug("Skipping setup of CS%u "
  2030. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  2031. continue;
  2032. }
  2033. if (popts->memctl_interleaving) {
  2034. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2035. case FSL_DDR_CS0_CS1_CS2_CS3:
  2036. break;
  2037. case FSL_DDR_CS0_CS1:
  2038. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2039. if (i > 1)
  2040. cs_en = 0;
  2041. break;
  2042. case FSL_DDR_CS2_CS3:
  2043. default:
  2044. if (i > 0)
  2045. cs_en = 0;
  2046. break;
  2047. }
  2048. sa = common_dimm->base_address;
  2049. ea = sa + common_dimm->total_mem - 1;
  2050. } else if (!popts->memctl_interleaving) {
  2051. /*
  2052. * If memory interleaving between controllers is NOT
  2053. * enabled, the starting address for each memory
  2054. * controller is distinct. However, because rank
  2055. * interleaving is enabled, the starting and ending
  2056. * addresses of the total memory on that memory
  2057. * controller needs to be programmed into its
  2058. * respective CS0_BNDS.
  2059. */
  2060. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  2061. case FSL_DDR_CS0_CS1_CS2_CS3:
  2062. sa = common_dimm->base_address;
  2063. ea = sa + common_dimm->total_mem - 1;
  2064. break;
  2065. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  2066. if ((i >= 2) && (dimm_number == 0)) {
  2067. sa = dimm_params[dimm_number].base_address +
  2068. 2 * rank_density;
  2069. ea = sa + 2 * rank_density - 1;
  2070. } else {
  2071. sa = dimm_params[dimm_number].base_address;
  2072. ea = sa + 2 * rank_density - 1;
  2073. }
  2074. break;
  2075. case FSL_DDR_CS0_CS1:
  2076. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2077. sa = dimm_params[dimm_number].base_address;
  2078. ea = sa + rank_density - 1;
  2079. if (i != 1)
  2080. sa += (i % cs_per_dimm) * rank_density;
  2081. ea += (i % cs_per_dimm) * rank_density;
  2082. } else {
  2083. sa = 0;
  2084. ea = 0;
  2085. }
  2086. if (i == 0)
  2087. ea += rank_density;
  2088. break;
  2089. case FSL_DDR_CS2_CS3:
  2090. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2091. sa = dimm_params[dimm_number].base_address;
  2092. ea = sa + rank_density - 1;
  2093. if (i != 3)
  2094. sa += (i % cs_per_dimm) * rank_density;
  2095. ea += (i % cs_per_dimm) * rank_density;
  2096. } else {
  2097. sa = 0;
  2098. ea = 0;
  2099. }
  2100. if (i == 2)
  2101. ea += (rank_density >> dbw_cap_adj);
  2102. break;
  2103. default: /* No bank(chip-select) interleaving */
  2104. sa = dimm_params[dimm_number].base_address;
  2105. ea = sa + rank_density - 1;
  2106. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2107. sa += (i % cs_per_dimm) * rank_density;
  2108. ea += (i % cs_per_dimm) * rank_density;
  2109. } else {
  2110. sa = 0;
  2111. ea = 0;
  2112. }
  2113. break;
  2114. }
  2115. }
  2116. sa >>= 24;
  2117. ea >>= 24;
  2118. if (cs_en) {
  2119. ddr->cs[i].bnds = (0
  2120. | ((sa & 0xffff) << 16) /* starting address */
  2121. | ((ea & 0xffff) << 0) /* ending address */
  2122. );
  2123. } else {
  2124. /* setting bnds to 0xffffffff for inactive CS */
  2125. ddr->cs[i].bnds = 0xffffffff;
  2126. }
  2127. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  2128. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  2129. set_csn_config_2(i, ddr);
  2130. }
  2131. /*
  2132. * In the case we only need to compute the ddr sdram size, we only need
  2133. * to set csn registers, so return from here.
  2134. */
  2135. if (size_only)
  2136. return 0;
  2137. set_ddr_eor(ddr, popts);
  2138. #if !defined(CONFIG_SYS_FSL_DDR1)
  2139. set_timing_cfg_0(ctrl_num, ddr, popts, dimm_params);
  2140. #endif
  2141. set_timing_cfg_3(ctrl_num, ddr, popts, common_dimm, cas_latency,
  2142. additive_latency);
  2143. set_timing_cfg_1(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2144. set_timing_cfg_2(ctrl_num, ddr, popts, common_dimm,
  2145. cas_latency, additive_latency);
  2146. set_ddr_cdr1(ddr, popts);
  2147. set_ddr_cdr2(ddr, popts);
  2148. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  2149. ip_rev = fsl_ddr_get_version(ctrl_num);
  2150. if (ip_rev > 0x40400)
  2151. unq_mrs_en = 1;
  2152. if ((ip_rev > 0x40700) && (popts->cswl_override != 0))
  2153. ddr->debug[18] = popts->cswl_override;
  2154. set_ddr_sdram_cfg_2(ctrl_num, ddr, popts, unq_mrs_en);
  2155. set_ddr_sdram_mode(ctrl_num, ddr, popts, common_dimm,
  2156. cas_latency, additive_latency, unq_mrs_en);
  2157. set_ddr_sdram_mode_2(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2158. #ifdef CONFIG_SYS_FSL_DDR4
  2159. set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
  2160. set_ddr_sdram_mode_10(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
  2161. #endif
  2162. set_ddr_sdram_interval(ctrl_num, ddr, popts, common_dimm);
  2163. set_ddr_data_init(ddr);
  2164. set_ddr_sdram_clk_cntl(ddr, popts);
  2165. set_ddr_init_addr(ddr);
  2166. set_ddr_init_ext_addr(ddr);
  2167. set_timing_cfg_4(ddr, popts);
  2168. set_timing_cfg_5(ddr, cas_latency);
  2169. #ifdef CONFIG_SYS_FSL_DDR4
  2170. set_ddr_sdram_cfg_3(ddr, popts);
  2171. set_timing_cfg_6(ddr);
  2172. set_timing_cfg_7(ctrl_num, ddr, common_dimm);
  2173. set_timing_cfg_8(ctrl_num, ddr, popts, common_dimm, cas_latency);
  2174. set_timing_cfg_9(ddr);
  2175. set_ddr_dq_mapping(ddr, dimm_params);
  2176. #endif
  2177. set_ddr_zq_cntl(ddr, zq_en);
  2178. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  2179. set_ddr_sr_cntr(ddr, sr_it);
  2180. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  2181. #ifdef CONFIG_SYS_FSL_DDR_EMU
  2182. /* disble DDR training for emulator */
  2183. ddr->debug[2] = 0x00000400;
  2184. ddr->debug[4] = 0xff800800;
  2185. ddr->debug[5] = 0x08000800;
  2186. ddr->debug[6] = 0x08000800;
  2187. ddr->debug[7] = 0x08000800;
  2188. ddr->debug[8] = 0x08000800;
  2189. #endif
  2190. #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
  2191. if ((ip_rev >= 0x40000) && (ip_rev < 0x40400))
  2192. ddr->debug[2] |= 0x00000200; /* set bit 22 */
  2193. #endif
  2194. return check_fsl_memctl_config_regs(ddr);
  2195. }