greth.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644
  1. /* Gaisler.com GRETH 10/100/1000 Ethernet MAC driver
  2. *
  3. * Driver use polling mode (no Interrupt)
  4. *
  5. * (C) Copyright 2007
  6. * Daniel Hellstrom, Gaisler Research, daniel@gaisler.com
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /* #define DEBUG */
  27. #include <common.h>
  28. #include <command.h>
  29. #include <net.h>
  30. #include <netdev.h>
  31. #include <malloc.h>
  32. #include <asm/processor.h>
  33. #include <ambapp.h>
  34. #include <asm/leon.h>
  35. #include "greth.h"
  36. /* Default to 3s timeout on autonegotiation */
  37. #ifndef GRETH_PHY_TIMEOUT_MS
  38. #define GRETH_PHY_TIMEOUT_MS 3000
  39. #endif
  40. /* ByPass Cache when reading regs */
  41. #define GRETH_REGLOAD(addr) SPARC_NOCACHE_READ(addr)
  42. /* Write-through cache ==> no bypassing needed on writes */
  43. #define GRETH_REGSAVE(addr,data) (*(volatile unsigned int *)(addr) = (data))
  44. #define GRETH_REGORIN(addr,data) GRETH_REGSAVE(addr,GRETH_REGLOAD(addr)|data)
  45. #define GRETH_REGANDIN(addr,data) GRETH_REGSAVE(addr,GRETH_REGLOAD(addr)&data)
  46. #define GRETH_RXBD_CNT 4
  47. #define GRETH_TXBD_CNT 1
  48. #define GRETH_RXBUF_SIZE 1540
  49. #define GRETH_BUF_ALIGN 4
  50. #define GRETH_RXBUF_EFF_SIZE \
  51. ( (GRETH_RXBUF_SIZE&~(GRETH_BUF_ALIGN-1))+GRETH_BUF_ALIGN )
  52. typedef struct {
  53. greth_regs *regs;
  54. int irq;
  55. struct eth_device *dev;
  56. /* Hardware info */
  57. unsigned char phyaddr;
  58. int gbit_mac;
  59. /* Current operating Mode */
  60. int gb; /* GigaBit */
  61. int fd; /* Full Duplex */
  62. int sp; /* 10/100Mbps speed (1=100,0=10) */
  63. int auto_neg; /* Auto negotiate done */
  64. unsigned char hwaddr[6]; /* MAC Address */
  65. /* Descriptors */
  66. greth_bd *rxbd_base, *rxbd_max;
  67. greth_bd *txbd_base, *txbd_max;
  68. greth_bd *rxbd_curr;
  69. /* rx buffers in rx descriptors */
  70. void *rxbuf_base; /* (GRETH_RXBUF_SIZE+ALIGNBYTES) * GRETH_RXBD_CNT */
  71. /* unused for gbit_mac, temp buffer for sending packets with unligned
  72. * start.
  73. * Pointer to packet allocated with malloc.
  74. */
  75. void *txbuf;
  76. struct {
  77. /* rx status */
  78. unsigned int rx_packets,
  79. rx_crc_errors, rx_frame_errors, rx_length_errors, rx_errors;
  80. /* tx stats */
  81. unsigned int tx_packets,
  82. tx_latecol_errors,
  83. tx_underrun_errors, tx_limit_errors, tx_errors;
  84. } stats;
  85. } greth_priv;
  86. /* Read MII register 'addr' from core 'regs' */
  87. static int read_mii(int addr, volatile greth_regs * regs)
  88. {
  89. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  90. }
  91. GRETH_REGSAVE(&regs->mdio, (0 << 11) | ((addr & 0x1F) << 6) | 2);
  92. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  93. }
  94. if (!(GRETH_REGLOAD(&regs->mdio) & GRETH_MII_NVALID)) {
  95. return (GRETH_REGLOAD(&regs->mdio) >> 16) & 0xFFFF;
  96. } else {
  97. return -1;
  98. }
  99. }
  100. static void write_mii(int addr, int data, volatile greth_regs * regs)
  101. {
  102. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  103. }
  104. GRETH_REGSAVE(&regs->mdio,
  105. ((data & 0xFFFF) << 16) | (0 << 11) | ((addr & 0x1F) << 6)
  106. | 1);
  107. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  108. }
  109. }
  110. /* init/start hardware and allocate descriptor buffers for rx side
  111. *
  112. */
  113. int greth_init(struct eth_device *dev, bd_t * bis)
  114. {
  115. int i;
  116. greth_priv *greth = dev->priv;
  117. greth_regs *regs = greth->regs;
  118. debug("greth_init\n");
  119. if (!greth->rxbd_base) {
  120. /* allocate descriptors */
  121. greth->rxbd_base = (greth_bd *)
  122. memalign(0x1000, GRETH_RXBD_CNT * sizeof(greth_bd));
  123. greth->txbd_base = (greth_bd *)
  124. memalign(0x1000, GRETH_RXBD_CNT * sizeof(greth_bd));
  125. /* allocate buffers to all descriptors */
  126. greth->rxbuf_base =
  127. malloc(GRETH_RXBUF_EFF_SIZE * GRETH_RXBD_CNT);
  128. }
  129. /* initate rx decriptors */
  130. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  131. greth->rxbd_base[i].addr = (unsigned int)
  132. greth->rxbuf_base + (GRETH_RXBUF_EFF_SIZE * i);
  133. /* enable desciptor & set wrap bit if last descriptor */
  134. if (i >= (GRETH_RXBD_CNT - 1)) {
  135. greth->rxbd_base[i].stat = GRETH_BD_EN | GRETH_BD_WR;
  136. } else {
  137. greth->rxbd_base[i].stat = GRETH_BD_EN;
  138. }
  139. }
  140. /* initiate indexes */
  141. greth->rxbd_curr = greth->rxbd_base;
  142. greth->rxbd_max = greth->rxbd_base + (GRETH_RXBD_CNT - 1);
  143. greth->txbd_max = greth->txbd_base + (GRETH_TXBD_CNT - 1);
  144. /*
  145. * greth->txbd_base->addr = 0;
  146. * greth->txbd_base->stat = GRETH_BD_WR;
  147. */
  148. /* initate tx decriptors */
  149. for (i = 0; i < GRETH_TXBD_CNT; i++) {
  150. greth->txbd_base[i].addr = 0;
  151. /* enable desciptor & set wrap bit if last descriptor */
  152. if (i >= (GRETH_RXBD_CNT - 1)) {
  153. greth->txbd_base[i].stat = GRETH_BD_WR;
  154. } else {
  155. greth->txbd_base[i].stat = 0;
  156. }
  157. }
  158. /**** SET HARDWARE REGS ****/
  159. /* Set pointer to tx/rx descriptor areas */
  160. GRETH_REGSAVE(&regs->rx_desc_p, (unsigned int)&greth->rxbd_base[0]);
  161. GRETH_REGSAVE(&regs->tx_desc_p, (unsigned int)&greth->txbd_base[0]);
  162. /* Enable Transmitter, GRETH will now scan descriptors for packets
  163. * to transmitt */
  164. debug("greth_init: enabling receiver\n");
  165. GRETH_REGORIN(&regs->control, GRETH_RXEN);
  166. return 0;
  167. }
  168. /* Initiate PHY to a relevant speed
  169. * return:
  170. * - 0 = success
  171. * - 1 = timeout/fail
  172. */
  173. int greth_init_phy(greth_priv * dev, bd_t * bis)
  174. {
  175. greth_regs *regs = dev->regs;
  176. int tmp, tmp1, tmp2, i;
  177. unsigned int start, timeout;
  178. /* X msecs to ticks */
  179. timeout = usec2ticks(GRETH_PHY_TIMEOUT_MS * 1000);
  180. /* Get system timer0 current value
  181. * Total timeout is 5s
  182. */
  183. start = get_timer(0);
  184. /* get phy control register default values */
  185. while ((tmp = read_mii(0, regs)) & 0x8000) {
  186. if (get_timer(start) > timeout)
  187. return 1; /* Fail */
  188. }
  189. /* reset PHY and wait for completion */
  190. write_mii(0, 0x8000 | tmp, regs);
  191. while (((tmp = read_mii(0, regs))) & 0x8000) {
  192. if (get_timer(start) > timeout)
  193. return 1; /* Fail */
  194. }
  195. /* Check if PHY is autoneg capable and then determine operating
  196. * mode, otherwise force it to 10 Mbit halfduplex
  197. */
  198. dev->gb = 0;
  199. dev->fd = 0;
  200. dev->sp = 0;
  201. dev->auto_neg = 0;
  202. if (!((tmp >> 12) & 1)) {
  203. write_mii(0, 0, regs);
  204. } else {
  205. /* wait for auto negotiation to complete and then check operating mode */
  206. dev->auto_neg = 1;
  207. i = 0;
  208. while (!(((tmp = read_mii(1, regs)) >> 5) & 1)) {
  209. if (get_timer(start) > timeout) {
  210. printf("Auto negotiation timed out. "
  211. "Selecting default config\n");
  212. tmp = read_mii(0, regs);
  213. dev->gb = ((tmp >> 6) & 1)
  214. && !((tmp >> 13) & 1);
  215. dev->sp = !((tmp >> 6) & 1)
  216. && ((tmp >> 13) & 1);
  217. dev->fd = (tmp >> 8) & 1;
  218. goto auto_neg_done;
  219. }
  220. }
  221. if ((tmp >> 8) & 1) {
  222. tmp1 = read_mii(9, regs);
  223. tmp2 = read_mii(10, regs);
  224. if ((tmp1 & GRETH_MII_EXTADV_1000FD) &&
  225. (tmp2 & GRETH_MII_EXTPRT_1000FD)) {
  226. dev->gb = 1;
  227. dev->fd = 1;
  228. }
  229. if ((tmp1 & GRETH_MII_EXTADV_1000HD) &&
  230. (tmp2 & GRETH_MII_EXTPRT_1000HD)) {
  231. dev->gb = 1;
  232. dev->fd = 0;
  233. }
  234. }
  235. if ((dev->gb == 0) || ((dev->gb == 1) && (dev->gbit_mac == 0))) {
  236. tmp1 = read_mii(4, regs);
  237. tmp2 = read_mii(5, regs);
  238. if ((tmp1 & GRETH_MII_100TXFD) &&
  239. (tmp2 & GRETH_MII_100TXFD)) {
  240. dev->sp = 1;
  241. dev->fd = 1;
  242. }
  243. if ((tmp1 & GRETH_MII_100TXHD) &&
  244. (tmp2 & GRETH_MII_100TXHD)) {
  245. dev->sp = 1;
  246. dev->fd = 0;
  247. }
  248. if ((tmp1 & GRETH_MII_10FD) && (tmp2 & GRETH_MII_10FD)) {
  249. dev->fd = 1;
  250. }
  251. if ((dev->gb == 1) && (dev->gbit_mac == 0)) {
  252. dev->gb = 0;
  253. dev->fd = 0;
  254. write_mii(0, dev->sp << 13, regs);
  255. }
  256. }
  257. }
  258. auto_neg_done:
  259. debug("%s GRETH Ethermac at [0x%x] irq %d. Running \
  260. %d Mbps %s duplex\n", dev->gbit_mac ? "10/100/1000" : "10/100", (unsigned int)(regs), (unsigned int)(dev->irq), dev->gb ? 1000 : (dev->sp ? 100 : 10), dev->fd ? "full" : "half");
  261. /* Read out PHY info if extended registers are available */
  262. if (tmp & 1) {
  263. tmp1 = read_mii(2, regs);
  264. tmp2 = read_mii(3, regs);
  265. tmp1 = (tmp1 << 6) | ((tmp2 >> 10) & 0x3F);
  266. tmp = tmp2 & 0xF;
  267. tmp2 = (tmp2 >> 4) & 0x3F;
  268. debug("PHY: Vendor %x Device %x Revision %d\n", tmp1,
  269. tmp2, tmp);
  270. } else {
  271. printf("PHY info not available\n");
  272. }
  273. /* set speed and duplex bits in control register */
  274. GRETH_REGORIN(&regs->control,
  275. (dev->gb << 8) | (dev->sp << 7) | (dev->fd << 4));
  276. return 0;
  277. }
  278. void greth_halt(struct eth_device *dev)
  279. {
  280. greth_priv *greth;
  281. greth_regs *regs;
  282. int i;
  283. debug("greth_halt\n");
  284. if (!dev || !dev->priv)
  285. return;
  286. greth = dev->priv;
  287. regs = greth->regs;
  288. if (!regs)
  289. return;
  290. /* disable receiver/transmitter by clearing the enable bits */
  291. GRETH_REGANDIN(&regs->control, ~(GRETH_RXEN | GRETH_TXEN));
  292. /* reset rx/tx descriptors */
  293. if (greth->rxbd_base) {
  294. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  295. greth->rxbd_base[i].stat =
  296. (i >= (GRETH_RXBD_CNT - 1)) ? GRETH_BD_WR : 0;
  297. }
  298. }
  299. if (greth->txbd_base) {
  300. for (i = 0; i < GRETH_TXBD_CNT; i++) {
  301. greth->txbd_base[i].stat =
  302. (i >= (GRETH_TXBD_CNT - 1)) ? GRETH_BD_WR : 0;
  303. }
  304. }
  305. }
  306. int greth_send(struct eth_device *dev, volatile void *eth_data, int data_length)
  307. {
  308. greth_priv *greth = dev->priv;
  309. greth_regs *regs = greth->regs;
  310. greth_bd *txbd;
  311. void *txbuf;
  312. unsigned int status;
  313. debug("greth_send\n");
  314. /* send data, wait for data to be sent, then return */
  315. if (((unsigned int)eth_data & (GRETH_BUF_ALIGN - 1))
  316. && !greth->gbit_mac) {
  317. /* data not aligned as needed by GRETH 10/100, solve this by allocating 4 byte aligned buffer
  318. * and copy data to before giving it to GRETH.
  319. */
  320. if (!greth->txbuf) {
  321. greth->txbuf = malloc(GRETH_RXBUF_SIZE);
  322. }
  323. txbuf = greth->txbuf;
  324. /* copy data info buffer */
  325. memcpy((char *)txbuf, (char *)eth_data, data_length);
  326. /* keep buffer to next time */
  327. } else {
  328. txbuf = (void *)eth_data;
  329. }
  330. /* get descriptor to use, only 1 supported... hehe easy */
  331. txbd = greth->txbd_base;
  332. /* setup descriptor to wrap around to it self */
  333. txbd->addr = (unsigned int)txbuf;
  334. txbd->stat = GRETH_BD_EN | GRETH_BD_WR | data_length;
  335. /* Remind Core which descriptor to use when sending */
  336. GRETH_REGSAVE(&regs->tx_desc_p, (unsigned int)txbd);
  337. /* initate send by enabling transmitter */
  338. GRETH_REGORIN(&regs->control, GRETH_TXEN);
  339. /* Wait for data to be sent */
  340. while ((status = GRETH_REGLOAD(&txbd->stat)) & GRETH_BD_EN) {
  341. ;
  342. }
  343. /* was the packet transmitted succesfully? */
  344. if (status & GRETH_TXBD_ERR_AL) {
  345. greth->stats.tx_limit_errors++;
  346. }
  347. if (status & GRETH_TXBD_ERR_UE) {
  348. greth->stats.tx_underrun_errors++;
  349. }
  350. if (status & GRETH_TXBD_ERR_LC) {
  351. greth->stats.tx_latecol_errors++;
  352. }
  353. if (status &
  354. (GRETH_TXBD_ERR_LC | GRETH_TXBD_ERR_UE | GRETH_TXBD_ERR_AL)) {
  355. /* any error */
  356. greth->stats.tx_errors++;
  357. return -1;
  358. }
  359. /* bump tx packet counter */
  360. greth->stats.tx_packets++;
  361. /* return succefully */
  362. return 0;
  363. }
  364. int greth_recv(struct eth_device *dev)
  365. {
  366. greth_priv *greth = dev->priv;
  367. greth_regs *regs = greth->regs;
  368. greth_bd *rxbd;
  369. unsigned int status, len = 0, bad;
  370. unsigned char *d;
  371. int enable = 0;
  372. int i;
  373. /* Receive One packet only, but clear as many error packets as there are
  374. * available.
  375. */
  376. {
  377. /* current receive descriptor */
  378. rxbd = greth->rxbd_curr;
  379. /* get status of next received packet */
  380. status = GRETH_REGLOAD(&rxbd->stat);
  381. bad = 0;
  382. /* stop if no more packets received */
  383. if (status & GRETH_BD_EN) {
  384. goto done;
  385. }
  386. debug("greth_recv: packet 0x%lx, 0x%lx, len: %d\n",
  387. (unsigned int)rxbd, status, status & GRETH_BD_LEN);
  388. /* Check status for errors.
  389. */
  390. if (status & GRETH_RXBD_ERR_FT) {
  391. greth->stats.rx_length_errors++;
  392. bad = 1;
  393. }
  394. if (status & (GRETH_RXBD_ERR_AE | GRETH_RXBD_ERR_OE)) {
  395. greth->stats.rx_frame_errors++;
  396. bad = 1;
  397. }
  398. if (status & GRETH_RXBD_ERR_CRC) {
  399. greth->stats.rx_crc_errors++;
  400. bad = 1;
  401. }
  402. if (bad) {
  403. greth->stats.rx_errors++;
  404. printf
  405. ("greth_recv: Bad packet (%d, %d, %d, 0x%08x, %d)\n",
  406. greth->stats.rx_length_errors,
  407. greth->stats.rx_frame_errors,
  408. greth->stats.rx_crc_errors, status,
  409. greth->stats.rx_packets);
  410. /* print all rx descriptors */
  411. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  412. printf("[%d]: Stat=0x%lx, Addr=0x%lx\n", i,
  413. GRETH_REGLOAD(&greth->rxbd_base[i].stat),
  414. GRETH_REGLOAD(&greth->rxbd_base[i].
  415. addr));
  416. }
  417. } else {
  418. /* Process the incoming packet. */
  419. len = status & GRETH_BD_LEN;
  420. d = (char *)rxbd->addr;
  421. debug
  422. ("greth_recv: new packet, length: %d. data: %x %x %x %x %x %x %x %x\n",
  423. len, d[0], d[1], d[2], d[3], d[4], d[5], d[6],
  424. d[7]);
  425. /* flush all data cache to make sure we're not reading old packet data */
  426. sparc_dcache_flush_all();
  427. /* pass packet on to network subsystem */
  428. NetReceive((void *)d, len);
  429. /* bump stats counters */
  430. greth->stats.rx_packets++;
  431. /* bad is now 0 ==> will stop loop */
  432. }
  433. /* reenable descriptor to receive more packet with this descriptor, wrap around if needed */
  434. rxbd->stat =
  435. GRETH_BD_EN |
  436. (((unsigned int)greth->rxbd_curr >=
  437. (unsigned int)greth->rxbd_max) ? GRETH_BD_WR : 0);
  438. enable = 1;
  439. /* increase index */
  440. greth->rxbd_curr =
  441. ((unsigned int)greth->rxbd_curr >=
  442. (unsigned int)greth->rxbd_max) ? greth->
  443. rxbd_base : (greth->rxbd_curr + 1);
  444. };
  445. if (enable) {
  446. GRETH_REGORIN(&regs->control, GRETH_RXEN);
  447. }
  448. done:
  449. /* return positive length of packet or 0 if non recieved */
  450. return len;
  451. }
  452. void greth_set_hwaddr(greth_priv * greth, unsigned char *mac)
  453. {
  454. /* save new MAC address */
  455. greth->dev->enetaddr[0] = greth->hwaddr[0] = mac[0];
  456. greth->dev->enetaddr[1] = greth->hwaddr[1] = mac[1];
  457. greth->dev->enetaddr[2] = greth->hwaddr[2] = mac[2];
  458. greth->dev->enetaddr[3] = greth->hwaddr[3] = mac[3];
  459. greth->dev->enetaddr[4] = greth->hwaddr[4] = mac[4];
  460. greth->dev->enetaddr[5] = greth->hwaddr[5] = mac[5];
  461. greth->regs->esa_msb = (mac[0] << 8) | mac[1];
  462. greth->regs->esa_lsb =
  463. (mac[2] << 24) | (mac[3] << 16) | (mac[4] << 8) | mac[5];
  464. debug("GRETH: New MAC address: %02x:%02x:%02x:%02x:%02x:%02x\n",
  465. mac[0], mac[1], mac[2], mac[3], mac[4], mac[5]);
  466. }
  467. int greth_initialize(bd_t * bis)
  468. {
  469. greth_priv *greth;
  470. ambapp_apbdev apbdev;
  471. struct eth_device *dev;
  472. int i;
  473. char *addr_str, *end;
  474. unsigned char addr[6];
  475. debug("Scanning for GRETH\n");
  476. /* Find Device & IRQ via AMBA Plug&Play information */
  477. if (ambapp_apb_first(VENDOR_GAISLER, GAISLER_ETHMAC, &apbdev) != 1) {
  478. return -1; /* GRETH not found */
  479. }
  480. greth = (greth_priv *) malloc(sizeof(greth_priv));
  481. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  482. memset(dev, 0, sizeof(struct eth_device));
  483. memset(greth, 0, sizeof(greth_priv));
  484. greth->regs = (greth_regs *) apbdev.address;
  485. greth->irq = apbdev.irq;
  486. debug("Found GRETH at 0x%lx, irq %d\n", greth->regs, greth->irq);
  487. dev->priv = (void *)greth;
  488. dev->iobase = (unsigned int)greth->regs;
  489. dev->init = greth_init;
  490. dev->halt = greth_halt;
  491. dev->send = greth_send;
  492. dev->recv = greth_recv;
  493. greth->dev = dev;
  494. /* Reset Core */
  495. GRETH_REGSAVE(&greth->regs->control, GRETH_RESET);
  496. /* Wait for core to finish reset cycle */
  497. while (GRETH_REGLOAD(&greth->regs->control) & GRETH_RESET) ;
  498. /* Get the phy address which assumed to have been set
  499. correctly with the reset value in hardware */
  500. greth->phyaddr = (GRETH_REGLOAD(&greth->regs->mdio) >> 11) & 0x1F;
  501. /* Check if mac is gigabit capable */
  502. greth->gbit_mac = (GRETH_REGLOAD(&greth->regs->control) >> 27) & 1;
  503. /* Make descriptor string */
  504. if (greth->gbit_mac) {
  505. sprintf(dev->name, "GRETH 10/100/GB");
  506. } else {
  507. sprintf(dev->name, "GRETH 10/100");
  508. }
  509. /* initiate PHY, select speed/duplex depending on connected PHY */
  510. if (greth_init_phy(greth, bis)) {
  511. /* Failed to init PHY (timedout) */
  512. return -1;
  513. }
  514. /* Register Device to EtherNet subsystem */
  515. eth_register(dev);
  516. /* Get MAC address */
  517. if ((addr_str = getenv("ethaddr")) != NULL) {
  518. for (i = 0; i < 6; i++) {
  519. addr[i] =
  520. addr_str ? simple_strtoul(addr_str, &end, 16) : 0;
  521. if (addr_str) {
  522. addr_str = (*end) ? end + 1 : end;
  523. }
  524. }
  525. } else {
  526. /* HW Address not found in environment, Set default HW address */
  527. addr[0] = GRETH_HWADDR_0; /* MSB */
  528. addr[1] = GRETH_HWADDR_1;
  529. addr[2] = GRETH_HWADDR_2;
  530. addr[3] = GRETH_HWADDR_3;
  531. addr[4] = GRETH_HWADDR_4;
  532. addr[5] = GRETH_HWADDR_5; /* LSB */
  533. }
  534. /* set and remember MAC address */
  535. greth_set_hwaddr(greth, addr);
  536. return 0;
  537. }