clk_rst.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * (C) Copyright 2010,2011
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef _CLK_RST_H_
  24. #define _CLK_RST_H_
  25. /* PLL registers - there are several PLLs in the clock controller */
  26. struct clk_pll {
  27. uint pll_base; /* the control register */
  28. uint pll_out[2]; /* output control */
  29. uint pll_misc; /* other misc things */
  30. };
  31. /* PLL registers - there are several PLLs in the clock controller */
  32. struct clk_pll_simple {
  33. uint pll_base; /* the control register */
  34. uint pll_misc; /* other misc things */
  35. };
  36. /*
  37. * Most PLLs use the clk_pll structure, but some have a simpler two-member
  38. * structure for which we use clk_pll_simple. The reason for this non-
  39. * othogonal setup is not stated.
  40. */
  41. enum {
  42. TEGRA_CLK_PLLS = 6, /* Number of normal PLLs */
  43. TEGRA_CLK_SIMPLE_PLLS = 3, /* Number of simple PLLs */
  44. TEGRA_CLK_REGS = 3, /* Number of clock enable registers */
  45. TEGRA_CLK_SOURCES = 64, /* Number of peripheral clock sources */
  46. };
  47. /* Clock/Reset Controller (CLK_RST_CONTROLLER_) regs */
  48. struct clk_rst_ctlr {
  49. uint crc_rst_src; /* _RST_SOURCE_0,0x00 */
  50. uint crc_rst_dev[TEGRA_CLK_REGS]; /* _RST_DEVICES_L/H/U_0 */
  51. uint crc_clk_out_enb[TEGRA_CLK_REGS]; /* _CLK_OUT_ENB_L/H/U_0 */
  52. uint crc_reserved0; /* reserved_0, 0x1C */
  53. uint crc_cclk_brst_pol; /* _CCLK_BURST_POLICY_0,0x20 */
  54. uint crc_super_cclk_div; /* _SUPER_CCLK_DIVIDER_0,0x24 */
  55. uint crc_sclk_brst_pol; /* _SCLK_BURST_POLICY_0, 0x28 */
  56. uint crc_super_sclk_div; /* _SUPER_SCLK_DIVIDER_0,0x2C */
  57. uint crc_clk_sys_rate; /* _CLK_SYSTEM_RATE_0, 0x30 */
  58. uint crc_prog_dly_clk; /* _PROG_DLY_CLK_0, 0x34 */
  59. uint crc_aud_sync_clk_rate; /* _AUDIO_SYNC_CLK_RATE_0,0x38 */
  60. uint crc_reserved1; /* reserved_1, 0x3C */
  61. uint crc_cop_clk_skip_plcy; /* _COP_CLK_SKIP_POLICY_0,0x40 */
  62. uint crc_clk_mask_arm; /* _CLK_MASK_ARM_0, 0x44 */
  63. uint crc_misc_clk_enb; /* _MISC_CLK_ENB_0, 0x48 */
  64. uint crc_clk_cpu_cmplx; /* _CLK_CPU_CMPLX_0, 0x4C */
  65. uint crc_osc_ctrl; /* _OSC_CTRL_0, 0x50 */
  66. uint crc_pll_lfsr; /* _PLL_LFSR_0, 0x54 */
  67. uint crc_osc_freq_det; /* _OSC_FREQ_DET_0, 0x58 */
  68. uint crc_osc_freq_det_stat; /* _OSC_FREQ_DET_STATUS_0,0x5C */
  69. uint crc_reserved2[8]; /* reserved_2[8], 0x60-7C */
  70. struct clk_pll crc_pll[TEGRA_CLK_PLLS]; /* PLLs from 0x80 to 0xdc */
  71. /* PLLs from 0xe0 to 0xf4 */
  72. struct clk_pll_simple crc_pll_simple[TEGRA_CLK_SIMPLE_PLLS];
  73. uint crc_reserved10; /* _reserved_10, 0xF8 */
  74. uint crc_reserved11; /* _reserved_11, 0xFC */
  75. uint crc_clk_src[TEGRA_CLK_SOURCES]; /*_I2S1_0... 0x100-1fc */
  76. uint crc_reserved20[80]; /* 0x200-33C */
  77. uint crc_cpu_cmplx_set; /* _CPU_CMPLX_SET_0, 0x340 */
  78. uint crc_cpu_cmplx_clr; /* _CPU_CMPLX_CLR_0, 0x344 */
  79. };
  80. /* CLK_RST_CONTROLLER_CLK_CPU_CMPLX_0 */
  81. #define CPU1_CLK_STP_SHIFT 9
  82. #define CPU0_CLK_STP_SHIFT 8
  83. #define CPU0_CLK_STP_MASK (1U << CPU0_CLK_STP_SHIFT)
  84. /* CLK_RST_CONTROLLER_PLLx_BASE_0 */
  85. #define PLL_BYPASS_SHIFT 31
  86. #define PLL_BYPASS_MASK (1U << PLL_BYPASS_SHIFT)
  87. #define PLL_ENABLE_SHIFT 30
  88. #define PLL_ENABLE_MASK (1U << PLL_ENABLE_SHIFT)
  89. #define PLL_BASE_OVRRIDE_MASK (1U << 28)
  90. #define PLL_DIVP_SHIFT 20
  91. #define PLL_DIVP_MASK (7U << PLL_DIVP_SHIFT)
  92. #define PLL_DIVN_SHIFT 8
  93. #define PLL_DIVN_MASK (0x3ffU << PLL_DIVN_SHIFT)
  94. #define PLL_DIVM_SHIFT 0
  95. #define PLL_DIVM_MASK (0x1f << PLL_DIVM_SHIFT)
  96. /* CLK_RST_CONTROLLER_PLLx_OUTx_0 */
  97. #define PLL_OUT_RSTN (1 << 0)
  98. #define PLL_OUT_CLKEN (1 << 1)
  99. #define PLL_OUT_OVRRIDE (1 << 2)
  100. #define PLL_OUT_RATIO_SHIFT 8
  101. #define PLL_OUT_RATIO_MASK (0xffU << PLL_OUT_RATIO_SHIFT)
  102. /* CLK_RST_CONTROLLER_PLLx_MISC_0 */
  103. #define PLL_CPCON_SHIFT 8
  104. #define PLL_CPCON_MASK (15U << PLL_CPCON_SHIFT)
  105. #define PLL_LFCON_SHIFT 4
  106. #define PLL_LFCON_MASK (15U << PLL_LFCON_SHIFT)
  107. #define PLLU_VCO_FREQ_SHIFT 20
  108. #define PLLU_VCO_FREQ_MASK (1U << PLLU_VCO_FREQ_SHIFT)
  109. /* CLK_RST_CONTROLLER_OSC_CTRL_0 */
  110. #define OSC_FREQ_SHIFT 30
  111. #define OSC_FREQ_MASK (3U << OSC_FREQ_SHIFT)
  112. #define OSC_XOBP_SHIFT 1
  113. #define OSC_XOBP_MASK (1U << OSC_XOBP_SHIFT)
  114. /*
  115. * CLK_RST_CONTROLLER_CLK_SOURCE_x_OUT_0 - the mask here is normally 8 bits
  116. * but can be 16. We could use knowledge we have to restrict the mask in
  117. * the 8-bit cases (the divider_bits value returned by
  118. * get_periph_clock_source()) but it does not seem worth it since the code
  119. * already checks the ranges of values it is writing, in clk_get_divider().
  120. */
  121. #define OUT_CLK_DIVISOR_SHIFT 0
  122. #define OUT_CLK_DIVISOR_MASK (0xffff << OUT_CLK_DIVISOR_SHIFT)
  123. #define OUT_CLK_SOURCE_SHIFT 30
  124. #define OUT_CLK_SOURCE_MASK (3U << OUT_CLK_SOURCE_SHIFT)
  125. #define OUT_CLK_SOURCE4_SHIFT 28
  126. #define OUT_CLK_SOURCE4_MASK (15U << OUT_CLK_SOURCE4_SHIFT)
  127. #endif /* CLK_RST_H */