cpu_init.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. /*
  2. * (C) Copyright 2000
  3. * Rob Taylor. Flying Pig Systems. robt@flyingpig.com.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/processor.h>
  9. #include <mpc824x.h>
  10. #ifndef CONFIG_SYS_BANK0_ROW
  11. #define CONFIG_SYS_BANK0_ROW 0
  12. #endif
  13. #ifndef CONFIG_SYS_BANK1_ROW
  14. #define CONFIG_SYS_BANK1_ROW 0
  15. #endif
  16. #ifndef CONFIG_SYS_BANK2_ROW
  17. #define CONFIG_SYS_BANK2_ROW 0
  18. #endif
  19. #ifndef CONFIG_SYS_BANK3_ROW
  20. #define CONFIG_SYS_BANK3_ROW 0
  21. #endif
  22. #ifndef CONFIG_SYS_BANK4_ROW
  23. #define CONFIG_SYS_BANK4_ROW 0
  24. #endif
  25. #ifndef CONFIG_SYS_BANK5_ROW
  26. #define CONFIG_SYS_BANK5_ROW 0
  27. #endif
  28. #ifndef CONFIG_SYS_BANK6_ROW
  29. #define CONFIG_SYS_BANK6_ROW 0
  30. #endif
  31. #ifndef CONFIG_SYS_BANK7_ROW
  32. #define CONFIG_SYS_BANK7_ROW 0
  33. #endif
  34. #ifndef CONFIG_SYS_DBUS_SIZE2
  35. #define CONFIG_SYS_DBUS_SIZE2 0
  36. #endif
  37. /*
  38. * Breath some life into the CPU...
  39. *
  40. * Set up the memory map,
  41. * initialize a bunch of registers,
  42. */
  43. void
  44. cpu_init_f (void)
  45. {
  46. /* MOUSSE board is initialized in asm */
  47. #if !defined(CONFIG_MOUSSE)
  48. register unsigned long val;
  49. CONFIG_WRITE_HALFWORD(PCICR, 0x06); /* Bus Master, respond to PCI memory space acesses*/
  50. /* CONFIG_WRITE_HALFWORD(PCISR, 0xffff); */ /*reset PCISR*/
  51. #if defined(CONFIG_MUSENKI)
  52. /* Why is this here, you ask? Try, just try setting 0x8000
  53. * in PCIACR with CONFIG_WRITE_HALFWORD()
  54. * this one was a stumper, and we are annoyed
  55. */
  56. #define M_CONFIG_WRITE_HALFWORD( addr, data ) \
  57. __asm__ __volatile__(" \
  58. stw %2,0(%0)\n \
  59. sync\n \
  60. sth %3,2(%1)\n \
  61. sync\n \
  62. " \
  63. : /* no output */ \
  64. : "r" (CONFIG_ADDR), "r" (CONFIG_DATA), \
  65. "r" (PCISWAP(addr & ~3)), "r" (PCISWAP(data << 16)) \
  66. );
  67. M_CONFIG_WRITE_HALFWORD(PCIACR, 0x8000);
  68. #endif
  69. CONFIG_WRITE_BYTE(PCLSR, 0x8); /* set PCI cache line size */
  70. CONFIG_WRITE_BYTE (PLTR, 0x40); /* set PCI latency timer */
  71. /*
  72. * Note that although this bit is cleared after a hard reset, it
  73. * must be explicitly set and then cleared by software during
  74. * initialization in order to guarantee correct operation of the
  75. * DLL and the SDRAM_CLK[0:3] signals (if they are used).
  76. */
  77. CONFIG_READ_BYTE (AMBOR, val);
  78. CONFIG_WRITE_BYTE(AMBOR, val & 0xDF);
  79. CONFIG_WRITE_BYTE(AMBOR, val | 0x20);
  80. CONFIG_WRITE_BYTE(AMBOR, val & 0xDF);
  81. #ifdef CONFIG_MPC8245
  82. /* silicon bug 28 MPC8245 */
  83. CONFIG_READ_BYTE(AMBOR,val);
  84. CONFIG_WRITE_BYTE(AMBOR,val|0x1);
  85. #if 0
  86. /*
  87. * The following bug only affects older (XPC8245) processors.
  88. * DMA transfers initiated by external devices get corrupted due
  89. * to a hardware scheduling problem.
  90. *
  91. * The effect is:
  92. * when transferring X words, the first 32 words are transferred
  93. * OK, the next 3 x 32 words are 'old' data (from previous DMA)
  94. * while the rest of the X words is xferred fine.
  95. *
  96. * Disabling 3 of the 4 32 word hardware buffers solves the problem
  97. * with no significant performance loss.
  98. */
  99. CONFIG_READ_BYTE(PCMBCR,val);
  100. /* in order not to corrupt data which is being read over the PCI bus
  101. * with the PPC as slave, we need to reduce the number of PCMRBs to 1,
  102. * 4.11 in the processor user manual
  103. * */
  104. #if 1
  105. CONFIG_WRITE_BYTE(PCMBCR,(val|0xC0)); /* 1 PCMRB */
  106. #else
  107. CONFIG_WRITE_BYTE(PCMBCR,(val|0x80)); /* 2 PCMRBs */
  108. CONFIG_WRITE_BYTE(PCMBCR,(val|0x40)); /* 3 PCMRBs */
  109. /* default, 4 PCMRBs are used */
  110. #endif
  111. #endif
  112. #endif
  113. CONFIG_READ_WORD(PICR1, val);
  114. #if defined(CONFIG_MPC8240)
  115. CONFIG_WRITE_WORD( PICR1,
  116. (val & (PICR1_ADDRESS_MAP | PICR1_RCS0)) |
  117. PIRC1_MSK | PICR1_PROC_TYPE_603E |
  118. PICR1_FLASH_WR_EN | PICR1_MCP_EN |
  119. PICR1_CF_DPARK | PICR1_EN_PCS |
  120. PICR1_CF_APARK );
  121. #elif defined(CONFIG_MPC8245)
  122. CONFIG_WRITE_WORD( PICR1,
  123. (val & (PICR1_RCS0)) |
  124. PICR1_PROC_TYPE_603E |
  125. PICR1_FLASH_WR_EN | PICR1_MCP_EN |
  126. PICR1_CF_DPARK | PICR1_NO_BUSW_CK |
  127. PICR1_DEC| PICR1_CF_APARK | 0x10); /* 8245 UM says bit 4 must be set */
  128. #else
  129. #error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)
  130. #endif
  131. CONFIG_READ_WORD(PICR2, val);
  132. val= val & ~ (PICR2_CF_SNOOP_WS_MASK | PICR2_CF_APHASE_WS_MASK); /*mask off waitstate bits*/
  133. val |= PICR2_CF_SNOOP_WS_1WS | PICR2_CF_APHASE_WS_1WS; /*1 wait state*/
  134. CONFIG_WRITE_WORD(PICR2, val);
  135. CONFIG_WRITE_WORD(EUMBBAR, CONFIG_SYS_EUMB_ADDR);
  136. #ifndef CONFIG_SYS_RAMBOOT
  137. CONFIG_WRITE_WORD(MCCR1, (CONFIG_SYS_ROMNAL << MCCR1_ROMNAL_SHIFT) |
  138. (CONFIG_SYS_BANK0_ROW) |
  139. (CONFIG_SYS_BANK1_ROW << MCCR1_BANK1ROW_SHIFT) |
  140. (CONFIG_SYS_BANK2_ROW << MCCR1_BANK2ROW_SHIFT) |
  141. (CONFIG_SYS_BANK3_ROW << MCCR1_BANK3ROW_SHIFT) |
  142. (CONFIG_SYS_BANK4_ROW << MCCR1_BANK4ROW_SHIFT) |
  143. (CONFIG_SYS_BANK5_ROW << MCCR1_BANK5ROW_SHIFT) |
  144. (CONFIG_SYS_BANK6_ROW << MCCR1_BANK6ROW_SHIFT) |
  145. (CONFIG_SYS_BANK7_ROW << MCCR1_BANK7ROW_SHIFT) |
  146. (CONFIG_SYS_ROMFAL << MCCR1_ROMFAL_SHIFT));
  147. #endif
  148. #if defined(CONFIG_SYS_ASRISE) && defined(CONFIG_SYS_ASFALL)
  149. CONFIG_WRITE_WORD(MCCR2, CONFIG_SYS_REFINT << MCCR2_REFINT_SHIFT |
  150. CONFIG_SYS_ASRISE << MCCR2_ASRISE_SHIFT |
  151. CONFIG_SYS_ASFALL << MCCR2_ASFALL_SHIFT);
  152. #else
  153. CONFIG_WRITE_WORD(MCCR2, CONFIG_SYS_REFINT << MCCR2_REFINT_SHIFT);
  154. #endif
  155. #if defined(CONFIG_MPC8240)
  156. CONFIG_WRITE_WORD(MCCR3,
  157. (((CONFIG_SYS_BSTOPRE & 0x003c) >> 2) << MCCR3_BSTOPRE2TO5_SHIFT) |
  158. (CONFIG_SYS_REFREC << MCCR3_REFREC_SHIFT) |
  159. (CONFIG_SYS_RDLAT << MCCR3_RDLAT_SHIFT));
  160. #elif defined(CONFIG_MPC8245)
  161. CONFIG_WRITE_WORD(MCCR3,
  162. (((CONFIG_SYS_BSTOPRE & 0x003c) >> 2) << MCCR3_BSTOPRE2TO5_SHIFT) |
  163. (CONFIG_SYS_REFREC << MCCR3_REFREC_SHIFT));
  164. #else
  165. #error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)
  166. #endif
  167. /* this is gross. We think these should all be the same, and various boards
  168. * should define CONFIG_SYS_ACTORW to 0 if they don't want to set it, or even, if
  169. * its not set, we define it to zero in this file
  170. */
  171. #if defined(CONFIG_CU824)
  172. CONFIG_WRITE_WORD(MCCR4,
  173. (CONFIG_SYS_PRETOACT << MCCR4_PRETOACT_SHIFT) |
  174. (CONFIG_SYS_ACTTOPRE << MCCR4_ACTTOPRE_SHIFT) |
  175. MCCR4_BIT21 |
  176. (CONFIG_SYS_REGISTERD_TYPE_BUFFER ? MCCR4_REGISTERED: 0) |
  177. ((CONFIG_SYS_BSTOPRE & 0x0003) <<MCCR4_BSTOPRE0TO1_SHIFT ) |
  178. (((CONFIG_SYS_SDMODE_CAS_LAT <<4) | (CONFIG_SYS_SDMODE_WRAP <<3) |
  179. CONFIG_SYS_SDMODE_BURSTLEN) << MCCR4_SDMODE_SHIFT) |
  180. (CONFIG_SYS_ACTORW << MCCR4_ACTTORW_SHIFT) |
  181. (((CONFIG_SYS_BSTOPRE & 0x03c0) >> 6) << MCCR4_BSTOPRE6TO9_SHIFT));
  182. #elif defined(CONFIG_MPC8240)
  183. CONFIG_WRITE_WORD(MCCR4,
  184. (CONFIG_SYS_PRETOACT << MCCR4_PRETOACT_SHIFT) |
  185. (CONFIG_SYS_ACTTOPRE << MCCR4_ACTTOPRE_SHIFT) |
  186. MCCR4_BIT21 |
  187. (CONFIG_SYS_REGISTERD_TYPE_BUFFER ? MCCR4_REGISTERED: 0) |
  188. ((CONFIG_SYS_BSTOPRE & 0x0003) <<MCCR4_BSTOPRE0TO1_SHIFT ) |
  189. (((CONFIG_SYS_SDMODE_CAS_LAT <<4) | (CONFIG_SYS_SDMODE_WRAP <<3) |
  190. (CONFIG_SYS_SDMODE_BURSTLEN)) <<MCCR4_SDMODE_SHIFT) |
  191. (((CONFIG_SYS_BSTOPRE & 0x03c0) >> 6) <<MCCR4_BSTOPRE6TO9_SHIFT ));
  192. #elif defined(CONFIG_MPC8245)
  193. CONFIG_READ_WORD(MCCR1, val);
  194. val &= MCCR1_DBUS_SIZE0; /* test for 64-bit mem bus */
  195. CONFIG_WRITE_WORD(MCCR4,
  196. (CONFIG_SYS_PRETOACT << MCCR4_PRETOACT_SHIFT) |
  197. (CONFIG_SYS_ACTTOPRE << MCCR4_ACTTOPRE_SHIFT) |
  198. (CONFIG_SYS_EXTROM ? MCCR4_EXTROM : 0) |
  199. (CONFIG_SYS_REGDIMM ? MCCR4_REGDIMM : 0) |
  200. (CONFIG_SYS_REGISTERD_TYPE_BUFFER ? MCCR4_REGISTERED: 0) |
  201. ((CONFIG_SYS_BSTOPRE & 0x0003) <<MCCR4_BSTOPRE0TO1_SHIFT ) |
  202. (CONFIG_SYS_DBUS_SIZE2 << MCCR4_DBUS_SIZE2_SHIFT) |
  203. (((CONFIG_SYS_SDMODE_CAS_LAT <<4) | (CONFIG_SYS_SDMODE_WRAP <<3) |
  204. (val ? 2 : 3)) << MCCR4_SDMODE_SHIFT) |
  205. (CONFIG_SYS_ACTORW << MCCR4_ACTTORW_SHIFT) |
  206. (((CONFIG_SYS_BSTOPRE & 0x03c0) >> 6) <<MCCR4_BSTOPRE6TO9_SHIFT ));
  207. #else
  208. #error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)
  209. #endif
  210. CONFIG_WRITE_WORD(MSAR1,
  211. ( (CONFIG_SYS_BANK0_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) |
  212. (((CONFIG_SYS_BANK1_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 8) |
  213. (((CONFIG_SYS_BANK2_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 16) |
  214. (((CONFIG_SYS_BANK3_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 24));
  215. CONFIG_WRITE_WORD(EMSAR1,
  216. ( (CONFIG_SYS_BANK0_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) |
  217. (((CONFIG_SYS_BANK1_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 8) |
  218. (((CONFIG_SYS_BANK2_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 16) |
  219. (((CONFIG_SYS_BANK3_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 24));
  220. CONFIG_WRITE_WORD(MSAR2,
  221. ( (CONFIG_SYS_BANK4_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) |
  222. (((CONFIG_SYS_BANK5_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 8) |
  223. (((CONFIG_SYS_BANK6_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 16) |
  224. (((CONFIG_SYS_BANK7_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 24));
  225. CONFIG_WRITE_WORD(EMSAR2,
  226. ( (CONFIG_SYS_BANK4_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) |
  227. (((CONFIG_SYS_BANK5_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 8) |
  228. (((CONFIG_SYS_BANK6_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 16) |
  229. (((CONFIG_SYS_BANK7_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 24));
  230. CONFIG_WRITE_WORD(MEAR1,
  231. ( (CONFIG_SYS_BANK0_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) |
  232. (((CONFIG_SYS_BANK1_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 8) |
  233. (((CONFIG_SYS_BANK2_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 16) |
  234. (((CONFIG_SYS_BANK3_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 24));
  235. CONFIG_WRITE_WORD(EMEAR1,
  236. ( (CONFIG_SYS_BANK0_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) |
  237. (((CONFIG_SYS_BANK1_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 8) |
  238. (((CONFIG_SYS_BANK2_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 16) |
  239. (((CONFIG_SYS_BANK3_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 24));
  240. CONFIG_WRITE_WORD(MEAR2,
  241. ( (CONFIG_SYS_BANK4_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) |
  242. (((CONFIG_SYS_BANK5_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 8) |
  243. (((CONFIG_SYS_BANK6_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 16) |
  244. (((CONFIG_SYS_BANK7_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 24));
  245. CONFIG_WRITE_WORD(EMEAR2,
  246. ( (CONFIG_SYS_BANK4_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) |
  247. (((CONFIG_SYS_BANK5_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 8) |
  248. (((CONFIG_SYS_BANK6_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 16) |
  249. (((CONFIG_SYS_BANK7_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 24));
  250. CONFIG_WRITE_BYTE(ODCR, CONFIG_SYS_ODCR);
  251. #ifdef CONFIG_SYS_DLL_MAX_DELAY
  252. CONFIG_WRITE_BYTE(MIOCR1, CONFIG_SYS_DLL_MAX_DELAY); /* needed to make DLL lock */
  253. #endif
  254. #if defined(CONFIG_SYS_DLL_EXTEND) && defined(CONFIG_SYS_PCI_HOLD_DEL)
  255. CONFIG_WRITE_BYTE(PMCR2, CONFIG_SYS_DLL_EXTEND | CONFIG_SYS_PCI_HOLD_DEL);
  256. #endif
  257. #if defined(MIOCR2) && defined(CONFIG_SYS_SDRAM_DSCD)
  258. CONFIG_WRITE_BYTE(MIOCR2, CONFIG_SYS_SDRAM_DSCD); /* change memory input */
  259. #endif /* setup & hold time */
  260. CONFIG_WRITE_BYTE(MBER,
  261. CONFIG_SYS_BANK0_ENABLE |
  262. (CONFIG_SYS_BANK1_ENABLE << 1) |
  263. (CONFIG_SYS_BANK2_ENABLE << 2) |
  264. (CONFIG_SYS_BANK3_ENABLE << 3) |
  265. (CONFIG_SYS_BANK4_ENABLE << 4) |
  266. (CONFIG_SYS_BANK5_ENABLE << 5) |
  267. (CONFIG_SYS_BANK6_ENABLE << 6) |
  268. (CONFIG_SYS_BANK7_ENABLE << 7));
  269. #ifdef CONFIG_SYS_PGMAX
  270. CONFIG_WRITE_BYTE(MPMR, CONFIG_SYS_PGMAX);
  271. #endif
  272. /* ! Wait 200us before initialize other registers */
  273. /*FIXME: write a decent udelay wait */
  274. __asm__ __volatile__(
  275. " mtctr %0 \n \
  276. 0: bdnz 0b\n"
  277. :
  278. : "r" (0x10000));
  279. CONFIG_READ_WORD(MCCR1, val);
  280. CONFIG_WRITE_WORD(MCCR1, val | MCCR1_MEMGO); /* set memory access going */
  281. __asm__ __volatile__("eieio");
  282. #endif /* !CONFIG_MOUSSE */
  283. }
  284. #ifdef CONFIG_MOUSSE
  285. #ifdef INCLUDE_MPC107_REPORT
  286. struct MPC107_s {
  287. unsigned int iobase;
  288. char desc[120];
  289. } MPC107Regs[] = {
  290. { BMC_BASE + 0x00, "MPC107 Vendor/Device ID" },
  291. { BMC_BASE + 0x04, "MPC107 PCI Command/Status Register" },
  292. { BMC_BASE + 0x08, "MPC107 Revision" },
  293. { BMC_BASE + 0x0C, "MPC107 Cache Line Size" },
  294. { BMC_BASE + 0x10, "MPC107 LMBAR" },
  295. { BMC_BASE + 0x14, "MPC824x PCSR" },
  296. { BMC_BASE + 0xA8, "MPC824x PICR1" },
  297. { BMC_BASE + 0xAC, "MPC824x PICR2" },
  298. { BMC_BASE + 0x46, "MPC824x PACR" },
  299. { BMC_BASE + 0x310, "MPC824x ITWR" },
  300. { BMC_BASE + 0x300, "MPC824x OMBAR" },
  301. { BMC_BASE + 0x308, "MPC824x OTWR" },
  302. { BMC_BASE + 0x14, "MPC107 Peripheral Control and Status Register" },
  303. { BMC_BASE + 0x78, "MPC107 EUMBAR" },
  304. { BMC_BASE + 0xC0, "MPC107 Processor Bus Error Status" },
  305. { BMC_BASE + 0xC4, "MPC107 PCI Bus Error Status" },
  306. { BMC_BASE + 0xC8, "MPC107 Processor/PCI Error Address" },
  307. { BMC_BASE + 0xE0, "MPC107 AMBOR Register" },
  308. { BMC_BASE + 0xF0, "MPC107 MCCR1 Register" },
  309. { BMC_BASE + 0xF4, "MPC107 MCCR2 Register" },
  310. { BMC_BASE + 0xF8, "MPC107 MCCR3 Register" },
  311. { BMC_BASE + 0xFC, "MPC107 MCCR4 Register" },
  312. };
  313. #define N_MPC107_Regs (sizeof(MPC107Regs)/sizeof(MPC107Regs[0]))
  314. #endif /* INCLUDE_MPC107_REPORT */
  315. #endif /* CONFIG_MOUSSE */
  316. /*
  317. * initialize higher level parts of CPU like time base and timers
  318. */
  319. int cpu_init_r (void)
  320. {
  321. #ifdef CONFIG_MOUSSE
  322. #ifdef INCLUDE_MPC107_REPORT
  323. unsigned int tmp = 0, i;
  324. #endif
  325. /*
  326. * Initialize the EUMBBAR (Embedded Util Mem Block Base Addr Reg).
  327. * This is necessary before the EPIC, DMA ctlr, I2C ctlr, etc. can
  328. * be accessed.
  329. */
  330. #ifdef CONFIG_MPC8240 /* only on MPC8240 */
  331. mpc824x_mpc107_setreg (EUMBBAR, EUMBBAR_VAL);
  332. /* MOT/SPS: Issue #10002, PCI (FD Alias enable) */
  333. mpc824x_mpc107_setreg (AMBOR, 0x000000C0);
  334. #endif
  335. #ifdef INCLUDE_MPC107_REPORT
  336. /* Check MPC824x PCI Device and Vendor ID */
  337. while ((tmp = mpc824x_mpc107_getreg (BMC_BASE)) != 0x31057) {
  338. printf (" MPC107: offset=0x%x, val = 0x%x\n",
  339. BMC_BASE,
  340. tmp);
  341. }
  342. for (i = 0; i < N_MPC107_Regs; i++) {
  343. printf (" 0x%x/%s = 0x%x\n",
  344. MPC107Regs[i].iobase,
  345. MPC107Regs[i].desc,
  346. mpc824x_mpc107_getreg (MPC107Regs[i].iobase));
  347. }
  348. printf ("IBAT0L = 0x%08X\n", mfspr (IBAT0L));
  349. printf ("IBAT0U = 0x%08X\n", mfspr (IBAT0U));
  350. printf ("IBAT1L = 0x%08X\n", mfspr (IBAT1L));
  351. printf ("IBAT1U = 0x%08X\n", mfspr (IBAT1U));
  352. printf ("IBAT2L = 0x%08X\n", mfspr (IBAT2L));
  353. printf ("IBAT2U = 0x%08X\n", mfspr (IBAT2U));
  354. printf ("IBAT3L = 0x%08X\n", mfspr (IBAT3L));
  355. printf ("IBAT3U = 0x%08X\n", mfspr (IBAT3U));
  356. printf ("DBAT0L = 0x%08X\n", mfspr (DBAT0L));
  357. printf ("DBAT0U = 0x%08X\n", mfspr (DBAT0U));
  358. printf ("DBAT1L = 0x%08X\n", mfspr (DBAT1L));
  359. printf ("DBAT1U = 0x%08X\n", mfspr (DBAT1U));
  360. printf ("DBAT2L = 0x%08X\n", mfspr (DBAT2L));
  361. printf ("DBAT2U = 0x%08X\n", mfspr (DBAT2U));
  362. printf ("DBAT3L = 0x%08X\n", mfspr (DBAT3L));
  363. printf ("DBAT3U = 0x%08X\n", mfspr (DBAT3U));
  364. #endif /* INCLUDE_MPC107_REPORT */
  365. #endif /* CONFIG_MOUSSE */
  366. return (0);
  367. }