serial_uniphier.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /*
  2. * Copyright (C) 2012-2015 Panasonic Corporation
  3. * Copyright (C) 2015 Socionext Inc.
  4. * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <linux/serial_reg.h>
  9. #include <asm/io.h>
  10. #include <asm/errno.h>
  11. #include <dm/device.h>
  12. #include <dm/platform_data/serial-uniphier.h>
  13. #include <serial.h>
  14. #include <fdtdec.h>
  15. /*
  16. * Note: Register map is slightly different from that of 16550.
  17. */
  18. struct uniphier_serial {
  19. u32 rx; /* In: Receive buffer */
  20. #define tx rx /* Out: Transmit buffer */
  21. u32 ier; /* Interrupt Enable Register */
  22. u32 iir; /* In: Interrupt ID Register */
  23. u32 char_fcr; /* Charactor / FIFO Control Register */
  24. u32 lcr_mcr; /* Line/Modem Control Register */
  25. #define LCR_SHIFT 8
  26. #define LCR_MASK (0xff << (LCR_SHIFT))
  27. u32 lsr; /* In: Line Status Register */
  28. u32 msr; /* In: Modem Status Register */
  29. u32 __rsv0;
  30. u32 __rsv1;
  31. u32 dlr; /* Divisor Latch Register */
  32. };
  33. struct uniphier_serial_private_data {
  34. struct uniphier_serial __iomem *membase;
  35. };
  36. #define uniphier_serial_port(dev) \
  37. ((struct uniphier_serial_private_data *)dev_get_priv(dev))->membase
  38. static int uniphier_serial_setbrg(struct udevice *dev, int baudrate)
  39. {
  40. struct uniphier_serial_platform_data *plat = dev_get_platdata(dev);
  41. struct uniphier_serial __iomem *port = uniphier_serial_port(dev);
  42. const unsigned int mode_x_div = 16;
  43. unsigned int divisor;
  44. divisor = DIV_ROUND_CLOSEST(plat->uartclk, mode_x_div * baudrate);
  45. writel(divisor, &port->dlr);
  46. return 0;
  47. }
  48. static int uniphier_serial_getc(struct udevice *dev)
  49. {
  50. struct uniphier_serial __iomem *port = uniphier_serial_port(dev);
  51. if (!(readl(&port->lsr) & UART_LSR_DR))
  52. return -EAGAIN;
  53. return readl(&port->rx);
  54. }
  55. static int uniphier_serial_putc(struct udevice *dev, const char c)
  56. {
  57. struct uniphier_serial __iomem *port = uniphier_serial_port(dev);
  58. if (!(readl(&port->lsr) & UART_LSR_THRE))
  59. return -EAGAIN;
  60. writel(c, &port->tx);
  61. return 0;
  62. }
  63. static int uniphier_serial_pending(struct udevice *dev, bool input)
  64. {
  65. struct uniphier_serial __iomem *port = uniphier_serial_port(dev);
  66. if (input)
  67. return readl(&port->lsr) & UART_LSR_DR;
  68. else
  69. return !(readl(&port->lsr) & UART_LSR_THRE);
  70. }
  71. static int uniphier_serial_probe(struct udevice *dev)
  72. {
  73. u32 tmp;
  74. struct uniphier_serial_private_data *priv = dev_get_priv(dev);
  75. struct uniphier_serial_platform_data *plat = dev_get_platdata(dev);
  76. struct uniphier_serial __iomem *port;
  77. port = map_sysmem(plat->base, sizeof(struct uniphier_serial));
  78. if (!port)
  79. return -ENOMEM;
  80. priv->membase = port;
  81. tmp = readl(&port->lcr_mcr);
  82. tmp &= ~LCR_MASK;
  83. tmp |= UART_LCR_WLEN8 << LCR_SHIFT;
  84. writel(tmp, &port->lcr_mcr);
  85. return 0;
  86. }
  87. static int uniphier_serial_remove(struct udevice *dev)
  88. {
  89. unmap_sysmem(uniphier_serial_port(dev));
  90. return 0;
  91. }
  92. #ifdef CONFIG_OF_CONTROL
  93. static const struct udevice_id uniphier_uart_of_match[] = {
  94. { .compatible = "socionext,uniphier-uart" },
  95. { /* sentinel */ }
  96. };
  97. static int uniphier_serial_ofdata_to_platdata(struct udevice *dev)
  98. {
  99. struct uniphier_serial_platform_data *plat = dev_get_platdata(dev);
  100. DECLARE_GLOBAL_DATA_PTR;
  101. plat->base = fdtdec_get_addr(gd->fdt_blob, dev->of_offset, "reg");
  102. plat->uartclk = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
  103. "clock-frequency", 0);
  104. return 0;
  105. }
  106. #endif
  107. static const struct dm_serial_ops uniphier_serial_ops = {
  108. .setbrg = uniphier_serial_setbrg,
  109. .getc = uniphier_serial_getc,
  110. .putc = uniphier_serial_putc,
  111. .pending = uniphier_serial_pending,
  112. };
  113. U_BOOT_DRIVER(uniphier_serial) = {
  114. .name = DRIVER_NAME,
  115. .id = UCLASS_SERIAL,
  116. .of_match = of_match_ptr(uniphier_uart_of_match),
  117. .ofdata_to_platdata = of_match_ptr(uniphier_serial_ofdata_to_platdata),
  118. .probe = uniphier_serial_probe,
  119. .remove = uniphier_serial_remove,
  120. .priv_auto_alloc_size = sizeof(struct uniphier_serial_private_data),
  121. .platdata_auto_alloc_size =
  122. sizeof(struct uniphier_serial_platform_data),
  123. .ops = &uniphier_serial_ops,
  124. .flags = DM_FLAG_PRE_RELOC,
  125. };