start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000, 2001, 2002 Wolfgang Denk <wd@denx.de>
  5. * Copyright (C) 2003 Martin Winistoerfer, martinwinistoerfer@gmx.ch.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. /*
  10. * File: start.S
  11. *
  12. * Discription: startup code
  13. *
  14. */
  15. #include <asm-offsets.h>
  16. #include <config.h>
  17. #include <mpc5xx.h>
  18. #include <version.h>
  19. #define CONFIG_5xx 1 /* needed for Linux kernel header files */
  20. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  21. #include <ppc_asm.tmpl>
  22. #include <ppc_defs.h>
  23. #include <asm/processor.h>
  24. #include <asm/u-boot.h>
  25. /* We don't have a MMU.
  26. */
  27. #undef MSR_KERNEL
  28. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  29. /*
  30. * Set up GOT: Global Offset Table
  31. *
  32. * Use r12 to access the GOT
  33. */
  34. START_GOT
  35. GOT_ENTRY(_GOT2_TABLE_)
  36. GOT_ENTRY(_FIXUP_TABLE_)
  37. GOT_ENTRY(_start)
  38. GOT_ENTRY(_start_of_vectors)
  39. GOT_ENTRY(_end_of_vectors)
  40. GOT_ENTRY(transfer_to_handler)
  41. GOT_ENTRY(__init_end)
  42. GOT_ENTRY(__bss_end)
  43. GOT_ENTRY(__bss_start)
  44. END_GOT
  45. /*
  46. * r3 - 1st arg to board_init(): IMMP pointer
  47. * r4 - 2nd arg to board_init(): boot flag
  48. */
  49. .text
  50. .long 0x27051956 /* U-Boot Magic Number */
  51. .globl version_string
  52. version_string:
  53. .ascii U_BOOT_VERSION_STRING, "\0"
  54. . = EXC_OFF_SYS_RESET
  55. .globl _start
  56. _start:
  57. mfspr r3, 638
  58. li r4, CONFIG_SYS_ISB /* Set ISB bit */
  59. or r3, r3, r4
  60. mtspr 638, r3
  61. /* Initialize machine status; enable machine check interrupt */
  62. /*----------------------------------------------------------------------*/
  63. li r3, MSR_KERNEL /* Set ME, RI flags */
  64. mtmsr r3
  65. mtspr SRR1, r3 /* Make SRR1 match MSR */
  66. /* Initialize debug port registers */
  67. /*----------------------------------------------------------------------*/
  68. xor r0, r0, r0 /* Clear R0 */
  69. mtspr LCTRL1, r0 /* Initialize debug port regs */
  70. mtspr LCTRL2, r0
  71. mtspr COUNTA, r0
  72. mtspr COUNTB, r0
  73. #if defined(CONFIG_PATI)
  74. /* the external flash access on PATI fails if programming the PLL to 40MHz.
  75. * Copy the PLL programming code to the internal RAM and execute it
  76. *----------------------------------------------------------------------*/
  77. lis r3, CONFIG_SYS_MONITOR_BASE@h
  78. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  79. addi r3, r3, pll_prog_code_start - _start + EXC_OFF_SYS_RESET
  80. lis r4, CONFIG_SYS_INIT_RAM_ADDR@h
  81. ori r4, r4, CONFIG_SYS_INIT_RAM_ADDR@l
  82. mtlr r4
  83. addis r5,0,0x0
  84. ori r5,r5,((pll_prog_code_end - pll_prog_code_start) >>2)
  85. mtctr r5
  86. addi r3, r3, -4
  87. addi r4, r4, -4
  88. 0:
  89. lwzu r0,4(r3)
  90. stwu r0,4(r4)
  91. bdnz 0b /* copy loop */
  92. blrl
  93. #endif
  94. /*
  95. * Calculate absolute address in FLASH and jump there
  96. *----------------------------------------------------------------------*/
  97. lis r3, CONFIG_SYS_MONITOR_BASE@h
  98. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  99. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  100. mtlr r3
  101. blr
  102. in_flash:
  103. /* Initialize some SPRs that are hard to access from C */
  104. /*----------------------------------------------------------------------*/
  105. lis r3, CONFIG_SYS_IMMR@h /* Pass IMMR as arg1 to C routine */
  106. lis r2, CONFIG_SYS_INIT_SP_ADDR@h
  107. ori r1, r2, CONFIG_SYS_INIT_SP_ADDR@l /* Set up the stack in internal SRAM */
  108. /* Note: R0 is still 0 here */
  109. stwu r0, -4(r1) /* Clear final stack frame so that */
  110. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  111. /*
  112. * Disable serialized ifetch and show cycles
  113. * (i.e. set processor to normal mode) for maximum
  114. * performance.
  115. */
  116. li r2, 0x0007
  117. mtspr ICTRL, r2
  118. /* Set up debug mode entry */
  119. lis r2, CONFIG_SYS_DER@h
  120. ori r2, r2, CONFIG_SYS_DER@l
  121. mtspr DER, r2
  122. /* Let the C-code set up the rest */
  123. /* */
  124. /* Be careful to keep code relocatable ! */
  125. /*----------------------------------------------------------------------*/
  126. GET_GOT /* initialize GOT access */
  127. /* r3: IMMR */
  128. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  129. bl board_init_f /* run 1st part of board init code (from Flash) */
  130. /* NOTREACHED - board_init_f() does not return */
  131. .globl _start_of_vectors
  132. _start_of_vectors:
  133. /* Machine check */
  134. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  135. /* Data Storage exception. "Never" generated on the 860. */
  136. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  137. /* Instruction Storage exception. "Never" generated on the 860. */
  138. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  139. /* External Interrupt exception. */
  140. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  141. /* Alignment exception. */
  142. . = 0x600
  143. Alignment:
  144. EXCEPTION_PROLOG(SRR0, SRR1)
  145. mfspr r4,DAR
  146. stw r4,_DAR(r21)
  147. mfspr r5,DSISR
  148. stw r5,_DSISR(r21)
  149. addi r3,r1,STACK_FRAME_OVERHEAD
  150. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  151. /* Program check exception */
  152. . = 0x700
  153. ProgramCheck:
  154. EXCEPTION_PROLOG(SRR0, SRR1)
  155. addi r3,r1,STACK_FRAME_OVERHEAD
  156. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  157. MSR_KERNEL, COPY_EE)
  158. /* FPU on MPC5xx available. We will use it later.
  159. */
  160. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  161. /* I guess we could implement decrementer, and may have
  162. * to someday for timekeeping.
  163. */
  164. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  165. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  166. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  167. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  168. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  169. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  170. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  171. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  172. * for all unimplemented and illegal instructions.
  173. */
  174. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  175. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  176. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  177. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  178. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  179. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  180. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  181. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  182. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  183. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  184. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  185. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  186. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  187. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  188. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  189. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  190. .globl _end_of_vectors
  191. _end_of_vectors:
  192. . = 0x2000
  193. /*
  194. * This code finishes saving the registers to the exception frame
  195. * and jumps to the appropriate handler for the exception.
  196. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  197. */
  198. .globl transfer_to_handler
  199. transfer_to_handler:
  200. stw r22,_NIP(r21)
  201. lis r22,MSR_POW@h
  202. andc r23,r23,r22
  203. stw r23,_MSR(r21)
  204. SAVE_GPR(7, r21)
  205. SAVE_4GPRS(8, r21)
  206. SAVE_8GPRS(12, r21)
  207. SAVE_8GPRS(24, r21)
  208. mflr r23
  209. andi. r24,r23,0x3f00 /* get vector offset */
  210. stw r24,TRAP(r21)
  211. li r22,0
  212. stw r22,RESULT(r21)
  213. mtspr SPRG2,r22 /* r1 is now kernel sp */
  214. lwz r24,0(r23) /* virtual address of handler */
  215. lwz r23,4(r23) /* where to go when done */
  216. mtspr SRR0,r24
  217. mtspr SRR1,r20
  218. mtlr r23
  219. SYNC
  220. rfi /* jump to handler, enable MMU */
  221. int_return:
  222. mfmsr r28 /* Disable interrupts */
  223. li r4,0
  224. ori r4,r4,MSR_EE
  225. andc r28,r28,r4
  226. SYNC /* Some chip revs need this... */
  227. mtmsr r28
  228. SYNC
  229. lwz r2,_CTR(r1)
  230. lwz r0,_LINK(r1)
  231. mtctr r2
  232. mtlr r0
  233. lwz r2,_XER(r1)
  234. lwz r0,_CCR(r1)
  235. mtspr XER,r2
  236. mtcrf 0xFF,r0
  237. REST_10GPRS(3, r1)
  238. REST_10GPRS(13, r1)
  239. REST_8GPRS(23, r1)
  240. REST_GPR(31, r1)
  241. lwz r2,_NIP(r1) /* Restore environment */
  242. lwz r0,_MSR(r1)
  243. mtspr SRR0,r2
  244. mtspr SRR1,r0
  245. lwz r0,GPR0(r1)
  246. lwz r2,GPR2(r1)
  247. lwz r1,GPR1(r1)
  248. SYNC
  249. rfi
  250. /*
  251. * unsigned int get_immr (unsigned int mask)
  252. *
  253. * return (mask ? (IMMR & mask) : IMMR);
  254. */
  255. .globl get_immr
  256. get_immr:
  257. mr r4,r3 /* save mask */
  258. mfspr r3, IMMR /* IMMR */
  259. cmpwi 0,r4,0 /* mask != 0 ? */
  260. beq 4f
  261. and r3,r3,r4 /* IMMR & mask */
  262. 4:
  263. blr
  264. .globl get_pvr
  265. get_pvr:
  266. mfspr r3, PVR
  267. blr
  268. /*------------------------------------------------------------------------------*/
  269. /*
  270. * void relocate_code (addr_sp, gd, addr_moni)
  271. *
  272. * This "function" does not return, instead it continues in RAM
  273. * after relocating the monitor code.
  274. *
  275. * r3 = dest
  276. * r4 = src
  277. * r5 = length in bytes
  278. * r6 = cachelinesize
  279. */
  280. .globl relocate_code
  281. relocate_code:
  282. mr r1, r3 /* Set new stack pointer in SRAM */
  283. mr r9, r4 /* Save copy of global data pointer in SRAM */
  284. mr r10, r5 /* Save copy of monitor destination Address in SRAM */
  285. GET_GOT
  286. mr r3, r5 /* Destination Address */
  287. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  288. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  289. lwz r5, GOT(__init_end)
  290. sub r5, r5, r4
  291. /*
  292. * Fix GOT pointer:
  293. *
  294. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  295. *
  296. * Offset:
  297. */
  298. sub r15, r10, r4
  299. /* First our own GOT */
  300. add r12, r12, r15
  301. /* the the one used by the C code */
  302. add r30, r30, r15
  303. /*
  304. * Now relocate code
  305. */
  306. cmplw cr1,r3,r4
  307. addi r0,r5,3
  308. srwi. r0,r0,2
  309. beq cr1,4f /* In place copy is not necessary */
  310. beq 4f /* Protect against 0 count */
  311. mtctr r0
  312. bge cr1,2f
  313. la r8,-4(r4)
  314. la r7,-4(r3)
  315. 1: lwzu r0,4(r8)
  316. stwu r0,4(r7)
  317. bdnz 1b
  318. b 4f
  319. 2: slwi r0,r0,2
  320. add r8,r4,r0
  321. add r7,r3,r0
  322. 3: lwzu r0,-4(r8)
  323. stwu r0,-4(r7)
  324. bdnz 3b
  325. 4: sync
  326. isync
  327. /*
  328. * We are done. Do not return, instead branch to second part of board
  329. * initialization, now running from RAM.
  330. */
  331. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  332. mtlr r0
  333. blr
  334. in_ram:
  335. /*
  336. * Relocation Function, r12 point to got2+0x8000
  337. *
  338. * Adjust got2 pointers, no need to check for 0, this code
  339. * already puts a few entries in the table.
  340. */
  341. li r0,__got2_entries@sectoff@l
  342. la r3,GOT(_GOT2_TABLE_)
  343. lwz r11,GOT(_GOT2_TABLE_)
  344. mtctr r0
  345. sub r11,r3,r11
  346. addi r3,r3,-4
  347. 1: lwzu r0,4(r3)
  348. cmpwi r0,0
  349. beq- 2f
  350. add r0,r0,r11
  351. stw r0,0(r3)
  352. 2: bdnz 1b
  353. /*
  354. * Now adjust the fixups and the pointers to the fixups
  355. * in case we need to move ourselves again.
  356. */
  357. li r0,__fixup_entries@sectoff@l
  358. lwz r3,GOT(_FIXUP_TABLE_)
  359. cmpwi r0,0
  360. mtctr r0
  361. addi r3,r3,-4
  362. beq 4f
  363. 3: lwzu r4,4(r3)
  364. lwzux r0,r4,r11
  365. cmpwi r0,0
  366. add r0,r0,r11
  367. stw r4,0(r3)
  368. beq- 5f
  369. stw r0,0(r4)
  370. 5: bdnz 3b
  371. 4:
  372. clear_bss:
  373. /*
  374. * Now clear BSS segment
  375. */
  376. lwz r3,GOT(__bss_start)
  377. lwz r4,GOT(__bss_end)
  378. cmplw 0, r3, r4
  379. beq 6f
  380. li r0, 0
  381. 5:
  382. stw r0, 0(r3)
  383. addi r3, r3, 4
  384. cmplw 0, r3, r4
  385. bne 5b
  386. 6:
  387. mr r3, r9 /* Global Data pointer */
  388. mr r4, r10 /* Destination Address */
  389. bl board_init_r
  390. /*
  391. * Copy exception vector code to low memory
  392. *
  393. * r3: dest_addr
  394. * r7: source address, r8: end address, r9: target address
  395. */
  396. .globl trap_init
  397. trap_init:
  398. mflr r4 /* save link register */
  399. GET_GOT
  400. lwz r7, GOT(_start)
  401. lwz r8, GOT(_end_of_vectors)
  402. li r9, 0x100 /* reset vector always at 0x100 */
  403. cmplw 0, r7, r8
  404. bgelr /* return if r7>=r8 - just in case */
  405. 1:
  406. lwz r0, 0(r7)
  407. stw r0, 0(r9)
  408. addi r7, r7, 4
  409. addi r9, r9, 4
  410. cmplw 0, r7, r8
  411. bne 1b
  412. /*
  413. * relocate `hdlr' and `int_return' entries
  414. */
  415. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  416. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  417. 2:
  418. bl trap_reloc
  419. addi r7, r7, 0x100 /* next exception vector */
  420. cmplw 0, r7, r8
  421. blt 2b
  422. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  423. bl trap_reloc
  424. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  425. bl trap_reloc
  426. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  427. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  428. 3:
  429. bl trap_reloc
  430. addi r7, r7, 0x100 /* next exception vector */
  431. cmplw 0, r7, r8
  432. blt 3b
  433. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  434. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  435. 4:
  436. bl trap_reloc
  437. addi r7, r7, 0x100 /* next exception vector */
  438. cmplw 0, r7, r8
  439. blt 4b
  440. mtlr r4 /* restore link register */
  441. blr
  442. #if defined(CONFIG_PATI)
  443. /* Program the PLL */
  444. pll_prog_code_start:
  445. lis r4, (CONFIG_SYS_IMMR + 0x002fc384)@h
  446. ori r4, r4, (CONFIG_SYS_IMMR + 0x002fc384)@l
  447. lis r3, (0x55ccaa33)@h
  448. ori r3, r3, (0x55ccaa33)@l
  449. stw r3, 0(r4)
  450. lis r4, (CONFIG_SYS_IMMR + 0x002fc284)@h
  451. ori r4, r4, (CONFIG_SYS_IMMR + 0x002fc284)@l
  452. lis r3, CONFIG_SYS_PLPRCR@h
  453. ori r3, r3, CONFIG_SYS_PLPRCR@l
  454. stw r3, 0(r4)
  455. addis r3,0,0x0
  456. ori r3,r3,0xA000
  457. mtctr r3
  458. ..spinlp:
  459. bdnz ..spinlp /* spin loop */
  460. blr
  461. pll_prog_code_end:
  462. nop
  463. blr
  464. #endif